blob: 719110a0ee29cf8c68412704ca998058b8f82cf0 [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Zelalem Aweke173c6a22021-07-08 17:23:04 -05002 * Copyright (c) 2017-2021, Arm Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01009#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <lib/cassert.h>
15#include <lib/utils_def.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000018#include "../xlat_tables_private.h"
19
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010020/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010021 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010022 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010023bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010024{
25 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
26
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010027 if (size == PAGE_SIZE_4KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010030 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010031 } else if (size == PAGE_SIZE_16KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010032 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010035 } else if (size == PAGE_SIZE_64KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010036 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010037 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010038 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 } else {
40 return 0;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010041 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010042}
43
44size_t xlat_arch_get_max_supported_granule_size(void)
45{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010046 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010047 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010048 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010049 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010050 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010051 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010052 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010053 }
54}
55
Zelalem Aweke173c6a22021-07-08 17:23:04 -050056/*
57 * Determine the physical address space encoded in the 'attr' parameter.
58 *
59 * The physical address will fall into one of four spaces; secure,
60 * nonsecure, root, or realm if RME is enabled, or one of two spaces;
61 * secure and nonsecure otherwise.
62 */
63uint32_t xlat_arch_get_pas(uint32_t attr)
64{
65 uint32_t pas = MT_PAS(attr);
66
67 switch (pas) {
68#if ENABLE_RME
69 /* TTD.NSE = 1 and TTD.NS = 1 for Realm PAS */
70 case MT_REALM:
71 return LOWER_ATTRS(EL3_S1_NSE | NS);
72 /* TTD.NSE = 1 and TTD.NS = 0 for Root PAS */
73 case MT_ROOT:
74 return LOWER_ATTRS(EL3_S1_NSE);
75#endif
76 case MT_NS:
77 return LOWER_ATTRS(NS);
78 default: /* MT_SECURE */
79 return 0U;
80 }
81}
82
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010083unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000084{
85 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010086 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000087
88 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010089 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000090 return TCR_PS_BITS_256TB;
91
92 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010093 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000094 return TCR_PS_BITS_16TB;
95
96 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010097 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000098 return TCR_PS_BITS_4TB;
99
100 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100101 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000102 return TCR_PS_BITS_1TB;
103
104 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100105 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000106 return TCR_PS_BITS_64GB;
107
108 return TCR_PS_BITS_4GB;
109}
110
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000111#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +0100112/*
113 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
114 * supported in ARMv8.2 onwards.
115 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000116static const unsigned int pa_range_bits_arr[] = {
117 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +0100118 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000119};
120
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100121unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000122{
123 u_register_t pa_range = read_id_aa64mmfr0_el1() &
124 ID_AA64MMFR0_EL1_PARANGE_MASK;
125
126 /* All other values are reserved */
127 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
128
David Cunadoc1503122018-02-16 21:12:58 +0000129 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000130}
Sathees Balya74155972019-01-25 11:36:01 +0000131
132/*
133 * Return minimum virtual address space size supported by the architecture
134 */
135uintptr_t xlat_get_min_virt_addr_space_size(void)
136{
137 uintptr_t ret;
138
139 if (is_armv8_4_ttst_present())
140 ret = MIN_VIRT_ADDR_SPACE_SIZE_TTST;
141 else
142 ret = MIN_VIRT_ADDR_SPACE_SIZE;
143
144 return ret;
145}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000146#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000147
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100148bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000149{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100150 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100151 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100152 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100153 } else if (ctx->xlat_regime == EL2_REGIME) {
154 assert(xlat_arch_current_el() >= 2U);
155 return (read_sctlr_el2() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100156 } else {
157 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100158 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100159 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100160 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000161}
162
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100163bool is_dcache_enabled(void)
164{
Masahiro Yamada0a3c95b2020-04-02 16:20:21 +0900165 unsigned int el = get_current_el_maybe_constant();
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100166
167 if (el == 1U) {
168 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100169 } else if (el == 2U) {
170 return (read_sctlr_el2() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100171 } else {
172 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
173 }
174}
175
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100176uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
177{
178 if (xlat_regime == EL1_EL0_REGIME) {
179 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
180 } else {
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100181 assert((xlat_regime == EL2_REGIME) ||
182 (xlat_regime == EL3_REGIME));
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100183 return UPPER_ATTRS(XN);
184 }
185}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100186
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100187void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100188{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000189 /*
190 * Ensure the translation table write has drained into memory before
191 * invalidating the TLB entry.
192 */
193 dsbishst();
194
Douglas Raillard2d545792017-09-25 15:23:22 +0100195 /*
196 * This function only supports invalidation of TLB entries for the EL3
197 * and EL1&0 translation regimes.
198 *
199 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
200 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
201 */
202 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100203 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100204 tlbivaae1is(TLBI_ADDR(va));
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100205 } else if (xlat_regime == EL2_REGIME) {
206 assert(xlat_arch_current_el() >= 2U);
207 tlbivae2is(TLBI_ADDR(va));
Douglas Raillard2d545792017-09-25 15:23:22 +0100208 } else {
209 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100210 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100211 tlbivae3is(TLBI_ADDR(va));
212 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000213}
214
215void xlat_arch_tlbi_va_sync(void)
216{
217 /*
218 * A TLB maintenance instruction can complete at any time after
219 * it is issued, but is only guaranteed to be complete after the
220 * execution of DSB by the PE that executed the TLB maintenance
221 * instruction. After the TLB invalidate instruction is
222 * complete, no new memory accesses using the invalidated TLB
223 * entries will be observed by any observer of the system
224 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
225 * "Ordering and completion of TLB maintenance instructions".
226 */
227 dsbish();
228
229 /*
230 * The effects of a completed TLB maintenance instruction are
231 * only guaranteed to be visible on the PE that executed the
232 * instruction after the execution of an ISB instruction by the
233 * PE that executed the TLB maintenance instruction.
234 */
235 isb();
236}
237
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100238unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100239{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100240 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100241
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100242 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100243
244 return el;
245}
246
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100247void setup_mmu_cfg(uint64_t *params, unsigned int flags,
248 const uint64_t *base_table, unsigned long long max_pa,
249 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000250{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100251 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100252 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100253
254 /* Set attributes in the right indices of the MAIR. */
255 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
256 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
257 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
258
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100259 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100260 * Limit the input address ranges and memory region sizes translated
261 * using TTBR0 to the given virtual address space size.
262 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100263 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100264
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100265 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sathees Balya74155972019-01-25 11:36:01 +0000266
267 assert(virtual_addr_space_size >=
268 xlat_get_min_virt_addr_space_size());
269 assert(virtual_addr_space_size <= MAX_VIRT_ADDR_SPACE_SIZE);
270 assert(IS_POWER_OF_TWO(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100271
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100272 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100273 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100274 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
275 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100276 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
277
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000278 tcr = (uint64_t)t0sz << TCR_T0SZ_SHIFT;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100279
280 /*
281 * Set the cacheability and shareability attributes for memory
282 * associated with translation table walks.
283 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100284 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100285 /* Inner & outer non-cacheable non-shareable. */
286 tcr |= TCR_SH_NON_SHAREABLE |
287 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
288 } else {
289 /* Inner & outer WBWA & shareable. */
290 tcr |= TCR_SH_INNER_SHAREABLE |
291 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
292 }
293
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100294 /*
295 * It is safer to restrict the max physical address accessible by the
296 * hardware as much as possible.
297 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100298 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100299
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100300 if (xlat_regime == EL1_EL0_REGIME) {
301 /*
302 * TCR_EL1.EPD1: Disable translation table walk for addresses
303 * that are translated using TTBR1_EL1.
304 */
305 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100306 } else if (xlat_regime == EL2_REGIME) {
307 tcr |= TCR_EL2_RES1 | (tcr_ps_bits << TCR_EL2_PS_SHIFT);
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100308 } else {
309 assert(xlat_regime == EL3_REGIME);
310 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
311 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100312
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100313 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100314 ttbr0 = (uint64_t) base_table;
315
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000316 if (is_armv8_2_ttcnp_present()) {
317 /* Enable CnP bit so as to share page tables with all PEs. */
318 ttbr0 |= TTBR_CNP_BIT;
319 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100320
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100321 params[MMU_CFG_MAIR] = mair;
322 params[MMU_CFG_TCR] = tcr;
323 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000324}