blob: e83144ec55a32a95d1a3d84f4599902c4e5c36b3 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
David Cunado2e36de82017-01-19 10:26:16 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __SOC_CSS_DEF_H__
32#define __SOC_CSS_DEF_H__
33
34#include <common_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000035
36
37/*
38 * Definitions common to all ARM CSS SoCs
39 */
40
41/* Following covers ARM CSS SoC Peripherals and PCIe expansion area */
42#define SOC_CSS_DEVICE_BASE 0x40000000
43#define SOC_CSS_DEVICE_SIZE 0x40000000
44#define SOC_CSS_PCIE_CONTROL_BASE 0x7ff20000
45
46/* PL011 UART related constants */
47#define SOC_CSS_UART0_BASE 0x7ff80000
48#define SOC_CSS_UART1_BASE 0x7ff70000
49
50#define SOC_CSS_UART0_CLK_IN_HZ 7273800
51#define SOC_CSS_UART1_CLK_IN_HZ 7273800
52
53/* SoC NIC-400 Global Programmers View (GPV) */
54#define SOC_CSS_NIC400_BASE 0x7fd00000
55
56#define SOC_CSS_NIC400_USB_EHCI 0
57#define SOC_CSS_NIC400_TLX_MASTER 1
58#define SOC_CSS_NIC400_USB_OHCI 2
59#define SOC_CSS_NIC400_PL354_SMC 3
60/*
61 * The apb4_bridge controls access to:
62 * - the PCIe configuration registers
63 * - the MMU units for USB, HDLCD and DMA
64 */
65#define SOC_CSS_NIC400_APB4_BRIDGE 4
66
Juan Castillobfb7fa62016-01-22 11:05:57 +000067/* Non-volatile counters */
68#define SOC_TRUSTED_NVCTR_BASE 0x7fe70000
69#define TFW_NVCTR_BASE (SOC_TRUSTED_NVCTR_BASE + 0x0000)
70#define TFW_NVCTR_SIZE 4
71#define NTFW_CTR_BASE (SOC_TRUSTED_NVCTR_BASE + 0x0004)
72#define NTFW_CTR_SIZE 4
73
Juan Castillo31a68f02015-04-14 12:49:03 +010074/* Keys */
75#define SOC_KEYS_BASE 0x7fe80000
76#define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + 0x0000)
77#define TZ_PUB_KEY_HASH_SIZE 32
78#define HU_KEY_BASE (SOC_KEYS_BASE + 0x0020)
79#define HU_KEY_SIZE 16
80#define END_KEY_BASE (SOC_KEYS_BASE + 0x0044)
81#define END_KEY_SIZE 32
Dan Handley9df48042015-03-19 18:58:55 +000082
83#define SOC_CSS_MAP_DEVICE MAP_REGION_FLAT( \
84 SOC_CSS_DEVICE_BASE, \
85 SOC_CSS_DEVICE_SIZE, \
86 MT_DEVICE | MT_RW | MT_SECURE)
87
88
89/*
90 * The bootsec_bridge controls access to a bunch of peripherals, e.g. the UARTs.
91 */
92#define SOC_CSS_NIC400_BOOTSEC_BRIDGE 5
93#define SOC_CSS_NIC400_BOOTSEC_BRIDGE_UART1 (1 << 12)
94
95/*
96 * Required platform porting definitions common to all ARM CSS SoCs
97 */
98
99/* 2MB used for SCP DDR retraining */
David Cunado2e36de82017-01-19 10:26:16 +0000100#define PLAT_ARM_SCP_TZC_DRAM1_SIZE ULL(0x00200000)
Dan Handley9df48042015-03-19 18:58:55 +0000101
102
103#endif /* __SOC_CSS_DEF_H__ */