blob: 735f5dba4facec4838faa0f572e5711f833d06f0 [file] [log] [blame]
Bai Ping06e325e2018-10-28 00:12:34 +08001/*
Ye Libde8fe02021-02-02 20:06:40 -08002 * Copyright (c) 2018-2023, ARM Limited and Contributors. All rights reserved.
Bai Ping06e325e2018-10-28 00:12:34 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Bai Ping06e325e2018-10-28 00:12:34 +08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Bai Ping06e325e2018-10-28 00:12:34 +080015#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
Jacky Baif7dc4012019-03-06 16:58:18 +080018#include <drivers/generic_delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
Ji Luoe329b3d2020-02-20 23:47:21 +080021#include <lib/xlat_tables/xlat_tables_v2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <plat/common/platform.h>
23
Jacky Bai0d079202020-01-07 16:44:46 +080024#include <dram.h>
Bai Ping06e325e2018-10-28 00:12:34 +080025#include <gpc.h>
Jacky Bai91c6d322019-05-21 20:24:52 +080026#include <imx_aipstz.h>
Bai Ping06e325e2018-10-28 00:12:34 +080027#include <imx_uart.h>
Jacky Bai3bf04a52019-06-12 17:41:47 +080028#include <imx8m_caam.h>
Leonard Göhrs1ae93c32024-03-13 02:08:54 +010029#include <imx8m_ccm.h>
Bai Ping06e325e2018-10-28 00:12:34 +080030#include <plat_imx8.h>
Bai Ping06e325e2018-10-28 00:12:34 +080031
Ji Luo4ecaa132020-02-21 11:19:49 +080032#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
33
Andre Przywara4f4124b2023-04-04 16:52:25 +010034/*
35 * Avoid the pointer dereference of the canonical mmio_read_8() implementation.
36 * This prevents the compiler from mis-interpreting the MMIO access as an
37 * illegal memory access to a very low address (the IMX ROM is mapped at 0).
38 */
39static uint8_t mmio_read_8_ldrb(uintptr_t address)
40{
41 uint8_t reg;
42
43 __asm__ volatile ("ldrb %w0, [%1]" : "=r" (reg) : "r" (address));
44
45 return reg;
46}
47
Bai Ping06e325e2018-10-28 00:12:34 +080048static const mmap_region_t imx_mmap[] = {
49 MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
Leonard Crestez55119082019-05-10 13:07:41 +030050 MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */
Bai Ping06e325e2018-10-28 00:12:34 +080051 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
52 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
Jacky Bai0d079202020-01-07 16:44:46 +080053 MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX map */
54 MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
Jacky Bai54cb7952020-01-14 16:05:59 +080055 MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
56 MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
Bai Ping06e325e2018-10-28 00:12:34 +080057 {0},
58};
59
Jacky Bai91c6d322019-05-21 20:24:52 +080060static const struct aipstz_cfg aipstz[] = {
61 {AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
62 {AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
63 {AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
64 {AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
65 {0},
66};
67
Bai Ping06e325e2018-10-28 00:12:34 +080068static entry_point_info_t bl32_image_ep_info;
69static entry_point_info_t bl33_image_ep_info;
70
Leonard Crestez55119082019-05-10 13:07:41 +030071static uint32_t imx_soc_revision;
72
73int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2,
74 u_register_t x3)
75{
76 return imx_soc_revision;
77}
78
79#define ANAMIX_DIGPROG 0x6c
80#define ROM_SOC_INFO_A0 0x800
81#define ROM_SOC_INFO_B0 0x83C
82#define OCOTP_SOC_INFO_B1 0x40
83
84static void imx8mq_soc_info_init(void)
85{
86 uint32_t rom_version;
87 uint32_t ocotp_val;
88
89 imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG);
Andre Przywara4f4124b2023-04-04 16:52:25 +010090 rom_version = mmio_read_8_ldrb(IMX_ROM_BASE + ROM_SOC_INFO_A0);
Leonard Crestez55119082019-05-10 13:07:41 +030091 if (rom_version == 0x10)
92 return;
93
Andre Przywara4f4124b2023-04-04 16:52:25 +010094 rom_version = mmio_read_8_ldrb(IMX_ROM_BASE + ROM_SOC_INFO_B0);
Leonard Crestez55119082019-05-10 13:07:41 +030095 if (rom_version == 0x20) {
96 imx_soc_revision &= ~0xff;
97 imx_soc_revision |= rom_version;
98 return;
99 }
100
101 /* 0xff0055aa is magic number for B1 */
102 ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1);
103 if (ocotp_val == 0xff0055aa) {
104 imx_soc_revision &= ~0xff;
Ye Libde8fe02021-02-02 20:06:40 -0800105 if (rom_version == 0x22) {
106 imx_soc_revision |= 0x22;
107 } else {
108 imx_soc_revision |= 0x21;
109 }
Leonard Crestez55119082019-05-10 13:07:41 +0300110 return;
111 }
112}
113
Bai Ping06e325e2018-10-28 00:12:34 +0800114/* get SPSR for BL33 entry */
115static uint32_t get_spsr_for_bl33_entry(void)
116{
117 unsigned long el_status;
118 unsigned long mode;
119 uint32_t spsr;
120
121 /* figure out what mode we enter the non-secure world */
122 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
123 el_status &= ID_AA64PFR0_ELX_MASK;
124
125 mode = (el_status) ? MODE_EL2 : MODE_EL1;
126
127 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
128 return spsr;
129}
130
131static void bl31_tz380_setup(void)
132{
133 unsigned int val;
134
135 val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
136 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
137 return;
138
139 tzc380_init(IMX_TZASC_BASE);
140 /*
141 * Need to substact offset 0x40000000 from CPU address when
142 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
143 */
144 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
145 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
146}
147
148void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
149 u_register_t arg2, u_register_t arg3)
150{
Leonard Göhrs1ae93c32024-03-13 02:08:54 +0100151 unsigned int console_base = IMX_BOOT_UART_BASE;
Lucas Stachc8a57ff2022-12-08 16:00:04 +0100152 static console_t console;
Bai Ping06e325e2018-10-28 00:12:34 +0800153 int i;
154 /* enable CSU NS access permission */
155 for (i = 0; i < 64; i++) {
156 mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
157 }
158
Jacky Bai91c6d322019-05-21 20:24:52 +0800159 imx_aipstz_init(aipstz);
160
Leonard Göhrs1ae93c32024-03-13 02:08:54 +0100161 if (console_base == 0U) {
162 console_base = imx8m_uart_get_base();
163 }
164
165 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Bai Ping06e325e2018-10-28 00:12:34 +0800166 IMX_CONSOLE_BAUDRATE, &console);
Lucas Stachc8a57ff2022-12-08 16:00:04 +0100167 /* This console is only used for boot stage */
168 console_set_scope(&console, CONSOLE_FLAG_BOOT);
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200169
170 imx8m_caam_init();
171
Bai Ping06e325e2018-10-28 00:12:34 +0800172 /*
173 * tell BL3-1 where the non-secure software image is located
174 * and the entry state information.
175 */
176 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
177 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
178 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
179
Ji Luo4ecaa132020-02-21 11:19:49 +0800180#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai2a763ba2019-07-18 13:34:09 +0800181 /* Populate entry point information for BL32 */
182 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
183 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
184 bl32_image_ep_info.pc = BL32_BASE;
185 bl32_image_ep_info.spsr = 0;
186
Silvano di Ninno397f9882020-03-25 09:29:46 +0100187 /* Pass TEE base and size to bl33 */
188 bl33_image_ep_info.args.arg1 = BL32_BASE;
189 bl33_image_ep_info.args.arg2 = BL32_SIZE;
190
Ji Luo4ecaa132020-02-21 11:19:49 +0800191#ifdef SPD_trusty
192 bl32_image_ep_info.args.arg0 = BL32_SIZE;
193 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninno397f9882020-03-25 09:29:46 +0100194#else
195 /* Make sure memory is clean */
196 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
197 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
198 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo4ecaa132020-02-21 11:19:49 +0800199#endif
Jacky Bai2a763ba2019-07-18 13:34:09 +0800200#endif
201
Bai Ping06e325e2018-10-28 00:12:34 +0800202 bl31_tz380_setup();
203}
204
205void bl31_plat_arch_setup(void)
206{
Lucas Stach61baf7e2022-12-08 16:35:11 +0100207 const mmap_region_t bl_regions[] = {
Lucas Stachd36013e2022-12-08 16:44:00 +0100208 MAP_REGION_FLAT(BL31_START, BL31_SIZE,
Lucas Stach61baf7e2022-12-08 16:35:11 +0100209 MT_MEMORY | MT_RW | MT_SECURE),
210 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
211 MT_MEMORY | MT_RO | MT_SECURE),
Bai Ping06e325e2018-10-28 00:12:34 +0800212#if USE_COHERENT_MEM
Lucas Stach61baf7e2022-12-08 16:35:11 +0100213 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
214 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
215 MT_DEVICE | MT_RW | MT_SECURE),
Bai Ping06e325e2018-10-28 00:12:34 +0800216#endif
Lucas Stach61baf7e2022-12-08 16:35:11 +0100217 /* Map TEE memory */
218 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW),
219 {0},
220 };
221
222 setup_page_tables(bl_regions, imx_mmap);
Bai Ping06e325e2018-10-28 00:12:34 +0800223 /* enable the MMU */
224 enable_mmu_el3(0);
225}
226
227void bl31_platform_setup(void)
228{
Jacky Baif7dc4012019-03-06 16:58:18 +0800229 generic_delay_timer_init();
230
Bai Ping06e325e2018-10-28 00:12:34 +0800231 /* init the GICv3 cpu and distributor interface */
232 plat_gic_driver_init();
233 plat_gic_init();
234
Leonard Crestez55119082019-05-10 13:07:41 +0300235 /* determine SOC revision for erratas */
236 imx8mq_soc_info_init();
237
Bai Ping06e325e2018-10-28 00:12:34 +0800238 /* gpc init */
239 imx_gpc_init();
Jacky Bai0d079202020-01-07 16:44:46 +0800240
241 dram_info_init(SAVED_DRAM_TIMING_BASE);
Bai Ping06e325e2018-10-28 00:12:34 +0800242}
243
244entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
245{
246 if (type == NON_SECURE)
247 return &bl33_image_ep_info;
248 if (type == SECURE)
249 return &bl32_image_ep_info;
250
251 return NULL;
252}
253
254unsigned int plat_get_syscnt_freq2(void)
255{
256 return COUNTER_FREQUENCY;
257}
258
Ji Luo4ecaa132020-02-21 11:19:49 +0800259#ifdef SPD_trusty
260void plat_trusty_set_boot_args(aapcs64_params_t *args)
261{
262 args->arg0 = BL32_SIZE;
263 args->arg1 = BL32_BASE;
264 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
265}
266#endif