blob: f6fc6aa7aab3b1c623ed03449ac4fc93fe70851e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas550eb082018-01-05 16:00:05 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Soby Mathewfeac8fc2015-09-29 15:47:16 +01007#include <assert.h>
Dan Handley9df48042015-03-19 18:58:55 +00008#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
Dan Handley9df48042015-03-19 18:58:55 +000010#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
12#include <arch_helpers.h>
13#include <common/debug.h>
Antonio Nino Diaz326f56b2019-01-23 18:55:03 +000014#include <drivers/arm/css/css_scp.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/cassert.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000016#include <plat/arm/common/plat_arm.h>
17#include <plat/arm/css/common/css_pm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
19
Soby Mathewfeac8fc2015-09-29 15:47:16 +010020/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
21#pragma weak plat_arm_psci_pm_ops
Soby Mathewfec4eb72015-07-01 16:16:20 +010022
Soby Mathew7799cf72015-04-16 14:49:09 +010023#if ARM_RECOM_STATE_ID_ENC
24/*
25 * The table storing the valid idle power states. Ensure that the
26 * array entries are populated in ascending order of state-id to
27 * enable us to use binary search during power state validation.
28 * The table must be terminated by a NULL entry.
29 */
30const unsigned int arm_pm_idle_states[] = {
Soby Mathewa869de12015-05-08 10:18:59 +010031 /* State-id - 0x001 */
32 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
33 ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
34 /* State-id - 0x002 */
35 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
36 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
37 /* State-id - 0x022 */
38 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
39 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
40#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
41 /* State-id - 0x222 */
42 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
43 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
44#endif
Soby Mathew7799cf72015-04-16 14:49:09 +010045 0,
46};
Soby Mathewa869de12015-05-08 10:18:59 +010047#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew7799cf72015-04-16 14:49:09 +010048
Soby Mathew61e8d0b2015-10-12 17:32:29 +010049/*
50 * All the power management helpers in this file assume at least cluster power
51 * level is supported.
52 */
53CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
54 assert_max_pwr_lvl_supported_mismatch);
55
Soby Mathew7a3b5eb2016-12-09 15:23:08 +000056/*
57 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
58 * assumed by the CSS layer.
59 */
60CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
61 assert_max_pwr_lvl_higher_than_css_sys_lvl);
62
Dan Handley9df48042015-03-19 18:58:55 +000063/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010064 * Handler called when a power domain is about to be turned on. The
Dan Handley9df48042015-03-19 18:58:55 +000065 * level and mpidr determine the affinity instance.
66 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010067int css_pwr_domain_on(u_register_t mpidr)
Dan Handley9df48042015-03-19 18:58:55 +000068{
Soby Mathew200fffd2016-10-21 11:34:59 +010069 css_scp_on(mpidr);
Dan Handley9df48042015-03-19 18:58:55 +000070
71 return PSCI_E_SUCCESS;
72}
73
Soby Mathew12012dd2015-10-26 14:01:53 +000074static void css_pwr_domain_on_finisher_common(
75 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +000076{
Soby Mathew12012dd2015-10-26 14:01:53 +000077 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010078
Soby Mathew9ca28062017-10-11 16:08:58 +010079 /* Enable the gic cpu interface */
80 plat_arm_gic_cpuif_enable();
81
Dan Handley9df48042015-03-19 18:58:55 +000082 /*
83 * Perform the common cluster specific operations i.e enable coherency
84 * if this cluster was off.
85 */
Soby Mathew12012dd2015-10-26 14:01:53 +000086 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +000087 plat_arm_interconnect_enter_coherency();
Soby Mathew12012dd2015-10-26 14:01:53 +000088}
Dan Handley9df48042015-03-19 18:58:55 +000089
Soby Mathew12012dd2015-10-26 14:01:53 +000090/*******************************************************************************
91 * Handler called when a power level has just been powered on after
92 * being turned off earlier. The target_state encodes the low power state that
93 * each level has woken up from. This handler would never be invoked with
94 * the system power domain uninitialized as either the primary would have taken
95 * care of it as part of cold boot or the first core awakened from system
96 * suspend would have already initialized it.
97 ******************************************************************************/
98void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
99{
100 /* Assert that the system power domain need not be initialized */
Nariman Poushincd956262018-05-01 09:28:40 +0100101 assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100102
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000103 /* Program the gic per-cpu distributor or re-distributor interface */
104 plat_arm_gic_pcpu_init();
105
Soby Mathew9ca28062017-10-11 16:08:58 +0100106 css_pwr_domain_on_finisher_common(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000107}
108
109/*******************************************************************************
110 * Common function called while turning a cpu off or suspending it. It is called
111 * from css_off() or css_suspend() when these functions in turn are called for
Soby Mathewfec4eb72015-07-01 16:16:20 +0100112 * power domain at the highest power level which will be powered down. It
113 * performs the actions common to the OFF and SUSPEND calls.
Dan Handley9df48042015-03-19 18:58:55 +0000114 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100115static void css_power_down_common(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000116{
Dan Handley9df48042015-03-19 18:58:55 +0000117 /* Prevent interrupts from spuriously waking up this cpu */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000118 plat_arm_gic_cpuif_disable();
Dan Handley9df48042015-03-19 18:58:55 +0000119
120 /* Cluster is to be turned off, so disable coherency */
Soby Mathew200fffd2016-10-21 11:34:59 +0100121 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000122 plat_arm_interconnect_exit_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000123}
124
125/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100126 * Handler called when a power domain is about to be turned off. The
127 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000128 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100129void css_pwr_domain_off(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000130{
Soby Mathew12012dd2015-10-26 14:01:53 +0000131 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100132 css_power_down_common(target_state);
Soby Mathew200fffd2016-10-21 11:34:59 +0100133 css_scp_off(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000134}
135
136/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100137 * Handler called when a power domain is about to be suspended. The
138 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000139 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100140void css_pwr_domain_suspend(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000141{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100142 /*
Soby Mathew12012dd2015-10-26 14:01:53 +0000143 * CSS currently supports retention only at cpu level. Just return
Soby Mathewfec4eb72015-07-01 16:16:20 +0100144 * as nothing is to be done for retention.
145 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000146 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Dan Handley9df48042015-03-19 18:58:55 +0000147 return;
148
Soby Mathew9ca28062017-10-11 16:08:58 +0100149
Soby Mathew12012dd2015-10-26 14:01:53 +0000150 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100151 css_power_down_common(target_state);
Soby Mathew9ca28062017-10-11 16:08:58 +0100152
153 /* Perform system domain state saving if issuing system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100154 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
Soby Mathew9ca28062017-10-11 16:08:58 +0100155 arm_system_pwr_domain_save();
156
157 /* Power off the Redistributor after having saved its context */
158 plat_arm_gic_redistif_off();
159 }
160
Soby Mathew200fffd2016-10-21 11:34:59 +0100161 css_scp_suspend(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000162}
163
164/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100165 * Handler called when a power domain has just been powered on after
166 * having been suspended earlier. The target_state encodes the low power state
167 * that each level has woken up from.
Dan Handley9df48042015-03-19 18:58:55 +0000168 * TODO: At the moment we reuse the on finisher and reinitialize the secure
169 * context. Need to implement a separate suspend finisher.
170 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100171void css_pwr_domain_suspend_finish(
Soby Mathewfec4eb72015-07-01 16:16:20 +0100172 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000173{
Soby Mathew12012dd2015-10-26 14:01:53 +0000174 /* Return as nothing is to be done on waking up from retention. */
175 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100176 return;
177
Soby Mathew12012dd2015-10-26 14:01:53 +0000178 /* Perform system domain restore if woken up from system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100179 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
Soby Mathew9ca28062017-10-11 16:08:58 +0100180 /*
181 * At this point, the Distributor must be powered on to be ready
182 * to have its state restored. The Redistributor will be powered
183 * on as part of gicv3_rdistif_init_restore.
184 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000185 arm_system_pwr_domain_resume();
Soby Mathew12012dd2015-10-26 14:01:53 +0000186
187 css_pwr_domain_on_finisher_common(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000188}
189
190/*******************************************************************************
191 * Handlers to shutdown/reboot the system
192 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100193void __dead2 css_system_off(void)
Dan Handley9df48042015-03-19 18:58:55 +0000194{
Soby Mathew200fffd2016-10-21 11:34:59 +0100195 css_scp_sys_shutdown();
Dan Handley9df48042015-03-19 18:58:55 +0000196}
197
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100198void __dead2 css_system_reset(void)
Dan Handley9df48042015-03-19 18:58:55 +0000199{
Soby Mathew200fffd2016-10-21 11:34:59 +0100200 css_scp_sys_reboot();
Dan Handley9df48042015-03-19 18:58:55 +0000201}
202
203/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100204 * Handler called when the CPU power domain is about to enter standby.
Dan Handley9df48042015-03-19 18:58:55 +0000205 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100206void css_cpu_standby(plat_local_state_t cpu_state)
Dan Handley9df48042015-03-19 18:58:55 +0000207{
208 unsigned int scr;
209
Soby Mathewfec4eb72015-07-01 16:16:20 +0100210 assert(cpu_state == ARM_LOCAL_STATE_RET);
211
Dan Handley9df48042015-03-19 18:58:55 +0000212 scr = read_scr_el3();
David Wangc1d9cfb2016-06-07 09:22:40 +0800213 /*
214 * Enable the Non secure interrupt to wake the CPU.
215 * In GICv3 affinity routing mode, the non secure group1 interrupts use
216 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
217 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
218 * routing mode.
219 */
220 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
Dan Handley9df48042015-03-19 18:58:55 +0000221 isb();
222 dsb();
223 wfi();
224
225 /*
226 * Restore SCR to the original value, synchronisation of scr_el3 is
227 * done by eret while el3_exit to save some execution cycles.
228 */
229 write_scr_el3(scr);
230}
231
232/*******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100233 * Handler called to return the 'req_state' for system suspend.
234 ******************************************************************************/
235void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
236{
237 unsigned int i;
238
239 /*
240 * System Suspend is supported only if the system power domain node
241 * is implemented.
242 */
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000243 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100244
245 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
246 req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
247}
248
249/*******************************************************************************
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100250 * Handler to query CPU/cluster power states from SCP
251 ******************************************************************************/
252int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
253{
Soby Mathew200fffd2016-10-21 11:34:59 +0100254 return css_scp_get_power_state(mpidr, power_level);
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100255}
256
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000257/*
258 * The system power domain suspend is only supported only via
259 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
260 * will be downgraded to the lower level.
261 */
262static int css_validate_power_state(unsigned int power_state,
263 psci_power_state_t *req_state)
264{
265 int rc;
266 rc = arm_validate_power_state(power_state, req_state);
267
268 /*
Nariman Poushin16b41092018-05-01 13:07:47 +0100269 * Ensure that we don't overrun the pwr_domain_state array in the case
270 * where the platform supported max power level is less than the system
271 * power level
272 */
273
274#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)
275
276 /*
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000277 * Ensure that the system power domain level is never suspended
278 * via PSCI CPU SUSPEND API. Currently system suspend is only
279 * supported via PSCI SYSTEM SUSPEND API.
280 */
Nariman Poushin16b41092018-05-01 13:07:47 +0100281
282 req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
283 ARM_LOCAL_STATE_RUN;
284#endif
285
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000286 return rc;
287}
288
289/*
290 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
291 * `css_validate_power_state`, we do not downgrade the system power
292 * domain level request in `power_state` as it will be used to query the
293 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
294 */
295static int css_translate_power_state_by_mpidr(u_register_t mpidr,
296 unsigned int power_state,
297 psci_power_state_t *output_state)
298{
299 return arm_validate_power_state(power_state, output_state);
300}
301
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100302/*******************************************************************************
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100303 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
304 * platform will take care of registering the handlers with PSCI.
Dan Handley9df48042015-03-19 18:58:55 +0000305 ******************************************************************************/
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100306plat_psci_ops_t plat_arm_psci_pm_ops = {
Soby Mathewfec4eb72015-07-01 16:16:20 +0100307 .pwr_domain_on = css_pwr_domain_on,
308 .pwr_domain_on_finish = css_pwr_domain_on_finish,
309 .pwr_domain_off = css_pwr_domain_off,
310 .cpu_standby = css_cpu_standby,
311 .pwr_domain_suspend = css_pwr_domain_suspend,
312 .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish,
Dan Handley9df48042015-03-19 18:58:55 +0000313 .system_off = css_system_off,
314 .system_reset = css_system_reset,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000315 .validate_power_state = css_validate_power_state,
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100316 .validate_ns_entrypoint = arm_validate_psci_entrypoint,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000317 .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
318 .get_node_hw_state = css_node_hw_state,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100319 .get_sys_suspend_power_state = css_get_sys_suspend_power_state,
Roberto Vargas550eb082018-01-05 16:00:05 +0000320
321#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100322 .mem_protect_chk = arm_psci_mem_protect_chk,
323 .read_mem_protect = arm_psci_read_mem_protect,
324 .write_mem_protect = arm_nor_psci_write_mem_protect,
325#endif
Roberto Vargas3caafd72017-08-16 08:57:45 +0100326#if CSS_USE_SCMI_SDS_DRIVER
327 .system_reset2 = css_system_reset2,
328#endif
Dan Handley9df48042015-03-19 18:58:55 +0000329};