blob: 4ac08504c036b8f22ce5540170f0f1815145d06e [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
David Cunado2e36de82017-01-19 10:26:16 +00002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handley2b6b5742015-03-19 19:17:53 +000010#include <arm_def.h>
Antonio Nino Diaz9c4b1b72017-11-24 16:43:15 +000011#include <arm_spm_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000012#include <board_arm_def.h>
13#include <common_def.h>
14#include <tzc400.h>
Sandrine Bailleuxe32c0422017-09-20 16:39:20 +010015#include <utils_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000016#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010017#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010018
Soby Mathewa869de12015-05-08 10:18:59 +010019/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000020#define PLATFORM_CORE_COUNT \
21 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
22
Soby Mathew47e43f22016-02-01 14:04:34 +000023#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010024 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000025
Soby Mathew9ca28062017-10-11 16:08:58 +010026#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010027
Dan Handley2b6b5742015-03-19 19:17:53 +000028/*
Soby Mathewa869de12015-05-08 10:18:59 +010029 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000030 */
Dan Handleyed6ff952014-05-14 17:44:19 +010031
Dan Handley2b6b5742015-03-19 19:17:53 +000032/*
33 * Required ARM standard platform porting definitions
34 */
Soby Mathew47e43f22016-02-01 14:04:34 +000035#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010036
Dan Handley2b6b5742015-03-19 19:17:53 +000037#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
38#define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010039
Dan Handley2b6b5742015-03-19 19:17:53 +000040#define PLAT_ARM_TRUSTED_DRAM_BASE 0x06000000
41#define PLAT_ARM_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000042
Dan Handley2b6b5742015-03-19 19:17:53 +000043/* No SCP in FVP */
David Cunado2e36de82017-01-19 10:26:16 +000044#define PLAT_ARM_SCP_TZC_DRAM1_SIZE ULL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000045
David Cunado2e36de82017-01-19 10:26:16 +000046#define PLAT_ARM_DRAM2_SIZE ULL(0x780000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000047
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010048/*
Juan Castillo7d199412015-12-14 09:35:25 +000049 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010050 */
Dan Handley2b6b5742015-03-19 19:17:53 +000051#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + 0x8000000)
Dan Handleyed6ff952014-05-14 17:44:19 +010052
Dan Handleyed6ff952014-05-14 17:44:19 +010053
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010054/*
Dan Handley2b6b5742015-03-19 19:17:53 +000055 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010056 */
Dan Handley2b6b5742015-03-19 19:17:53 +000057#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
58#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010059
Soby Mathew2fd66be2015-12-09 11:38:43 +000060#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
61#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
62
Dimitris Papastamos52323b02017-06-07 13:45:41 +010063#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
64#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
65
Soby Mathew2fd66be2015-12-09 11:38:43 +000066#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
67#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010068
Dan Handley2b6b5742015-03-19 19:17:53 +000069#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
70#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +010071
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010072#define PLAT_FVP_SMMUV3_BASE 0x2b400000
73
Dan Handley2b6b5742015-03-19 19:17:53 +000074/* CCI related constants */
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010075#define PLAT_FVP_CCI400_BASE 0x2c090000
76#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
77#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
78
79/* CCI-500/CCI-550 on Base platform */
80#define PLAT_FVP_CCI5XX_BASE 0x2a000000
81#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
82#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +000083
Soby Mathew7356b1e2016-03-24 10:12:42 +000084/* CCN related constants. Only CCN 502 is currently supported */
85#define PLAT_ARM_CCN_BASE 0x2e000000
86#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
87
Vikram Kanigiria2cee032015-07-31 16:35:05 +010088/* System timer related constants */
89#define PLAT_ARM_NSTIMER_FRAME_ID 1
90
Soby Mathewfeac8fc2015-09-29 15:47:16 +010091/* Mailbox base address */
92#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
93
94
Dan Handley2b6b5742015-03-19 19:17:53 +000095/* TrustZone controller related constants
96 *
97 * Currently only filters 0 and 2 are connected on Base FVP.
98 * Filter 0 : CPU clusters (no access to DRAM by default)
99 * Filter 1 : not connected
100 * Filter 2 : LCDs (access to VRAM allowed by default)
101 * Filter 3 : not connected
102 * Programming unconnected filters will have no effect at the
103 * moment. These filter could, however, be connected in future.
104 * So care should be taken not to configure the unused filters.
105 *
106 * Allow only non-secure access to all DRAM to supported devices.
107 * Give access to the CPUs and Virtio. Some devices
108 * would normally use the default ID so allow that too.
109 */
Vikram Kanigiricab2f5e2015-07-31 14:50:36 +0100110#define PLAT_ARM_TZC_BASE 0x2a4a0000
Soby Mathew9c708b52016-02-26 14:23:19 +0000111#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100112
Dan Handley2b6b5742015-03-19 19:17:53 +0000113#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
114 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
115 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
116 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
117 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
118 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100119
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000120/*
121 * GIC related constants to cater for both GICv2 and GICv3 instances of an
122 * FVP. They could be overriden at runtime in case the FVP implements the legacy
123 * VE memory map.
124 */
125#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
126#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
127#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
128
129/*
130 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
131 * terminology. On a GICv2 system or mode, the lists will be merged and treated
132 * as Group 0 interrupts.
133 */
134#define PLAT_ARM_G1S_IRQS ARM_G1S_IRQS, \
135 FVP_IRQ_TZ_WDOG, \
136 FVP_IRQ_SEC_SYS_TIMER
137
138#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
Dan Handleyed6ff952014-05-14 17:44:19 +0100139
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100140#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
141 ARM_G1S_IRQ_PROPS(grp), \
142 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
143 GIC_INTR_CFG_LEVEL), \
144 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
145 GIC_INTR_CFG_LEVEL)
146
147#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
148
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000149#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
150#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
151
Dan Handleyed6ff952014-05-14 17:44:19 +0100152#endif /* __PLATFORM_DEF_H__ */