blob: a0879cc0d071a36d85a925a779348a9df2c655c6 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb5b15b22018-05-17 10:10:25 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05306 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
Jeetesh Burman50cd1062018-07-19 13:07:23 +05309#include <stdbool.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <string.h>
11
Varun Wadekarabd153c2015-09-14 09:31:39 +053012#include <arch.h>
13#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <common/bl_common.h>
15#include <common/debug.h>
Varun Wadekara64806a2016-01-05 15:17:41 -080016#include <context.h>
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080017#include <cortex_a57.h>
Varun Wadekar89645092016-02-09 14:55:44 -080018#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/psci/psci.h>
21#include <plat/common/platform.h>
22
Jeetesh Burman50cd1062018-07-19 13:07:23 +053023#include <bpmp_ipc.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053024#include <mce.h>
Jeetesh Burman50cd1062018-07-19 13:07:23 +053025#include <security_engine.h>
Varun Wadekarb8776152016-03-03 13:52:52 -080026#include <smmu.h>
Varun Wadekar782c83d2017-03-14 14:25:35 -070027#include <t18x_ari.h>
Varun Wadekarfa887672017-11-08 14:45:08 -080028#include <tegra186_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053029#include <tegra_private.h>
30
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010031extern void memcpy16(void *dest, const void *src, unsigned int length);
Varun Wadekard66ee542016-02-29 10:24:30 -080032
Varun Wadekar42236572016-01-18 19:03:19 -080033/* state id mask */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080034#define TEGRA186_STATE_ID_MASK 0xFU
Varun Wadekar42236572016-01-18 19:03:19 -080035/* constants to get power state's wake time */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080036#define TEGRA186_WAKE_TIME_MASK 0x0FFFFFF0U
37#define TEGRA186_WAKE_TIME_SHIFT 4U
Varun Wadekar698e7c62016-03-28 15:05:03 -070038/* default core wake mask for CPU_SUSPEND */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080039#define TEGRA186_CORE_WAKE_MASK 0x180cU
Varun Wadekarb8776152016-03-03 13:52:52 -080040/* context size to save during system suspend */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080041#define TEGRA186_SE_CONTEXT_SIZE 3U
Varun Wadekar42236572016-01-18 19:03:19 -080042
Varun Wadekarb8776152016-03-03 13:52:52 -080043static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
Anthony Zhou5d1bb052017-03-03 16:23:08 +080044static struct tegra_psci_percpu_data {
45 uint32_t wake_time;
46} __aligned(CACHE_WRITEBACK_GRANULE) tegra_percpu_data[PLATFORM_CORE_COUNT];
Varun Wadekar42236572016-01-18 19:03:19 -080047
Anthony Zhou5d1bb052017-03-03 16:23:08 +080048int32_t tegra_soc_validate_power_state(uint32_t power_state,
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080049 psci_power_state_t *req_state)
Varun Wadekar921b9062015-08-25 17:03:14 +053050{
Anthony Zhou5d1bb052017-03-03 16:23:08 +080051 uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) & TEGRA186_STATE_ID_MASK;
52 uint32_t cpu = plat_my_core_pos();
53 int32_t ret = PSCI_E_SUCCESS;
Varun Wadekar89645092016-02-09 14:55:44 -080054
Krishna Sitaraman86569d12016-08-18 15:41:21 -070055 /* save the core wake time (in TSC ticks)*/
Anthony Zhou5d1bb052017-03-03 16:23:08 +080056 tegra_percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
Krishna Sitaraman86569d12016-08-18 15:41:21 -070057 << TEGRA186_WAKE_TIME_SHIFT;
Varun Wadekar42236572016-01-18 19:03:19 -080058
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070059 /*
60 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
61 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
62 * is called with caches disabled. It is possible to read a stale value
63 * from DRAM in that function, because the L2 cache is not flushed
64 * unless the cluster is entering CC6/CC7.
65 */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080066 clean_dcache_range((uint64_t)&tegra_percpu_data[cpu],
67 sizeof(tegra_percpu_data[cpu]));
Mustafa Yigit Bilgenf40bc2c2016-09-02 19:30:22 -070068
Varun Wadekar42236572016-01-18 19:03:19 -080069 /* Sanity check the requested state id */
70 switch (state_id) {
71 case PSTATE_ID_CORE_IDLE:
72 case PSTATE_ID_CORE_POWERDN:
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070073
74 /* Core powerdown request */
Varun Wadekar42236572016-01-18 19:03:19 -080075 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -070076 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
Varun Wadekar42236572016-01-18 19:03:19 -080077
78 break;
79
80 default:
81 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
Anthony Zhou5d1bb052017-03-03 16:23:08 +080082 ret = PSCI_E_INVALID_PARAMS;
83 break;
Varun Wadekar42236572016-01-18 19:03:19 -080084 }
85
Anthony Zhou5d1bb052017-03-03 16:23:08 +080086 return ret;
Varun Wadekar42236572016-01-18 19:03:19 -080087}
88
Varun Wadekarb5b15b22018-05-17 10:10:25 -070089int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
90{
91 (void)cpu_state;
92 return PSCI_E_SUCCESS;
93}
94
Anthony Zhou5d1bb052017-03-03 16:23:08 +080095int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekar42236572016-01-18 19:03:19 -080096{
97 const plat_local_state_t *pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +080098 uint8_t stateid_afflvl0, stateid_afflvl2;
99 uint32_t cpu = plat_my_core_pos();
100 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700101 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700102 uint64_t smmu_ctx_base;
Varun Wadekarb8776152016-03-03 13:52:52 -0800103 uint32_t val;
104
Varun Wadekar42236572016-01-18 19:03:19 -0800105 /* get the state ID */
106 pwr_domain_state = target_state->pwr_domain_state;
107 stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
108 TEGRA186_STATE_ID_MASK;
Varun Wadekarb8776152016-03-03 13:52:52 -0800109 stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
110 TEGRA186_STATE_ID_MASK;
Varun Wadekar42236572016-01-18 19:03:19 -0800111
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700112 if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
113 (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {
Varun Wadekar42236572016-01-18 19:03:19 -0800114
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700115 /* Enter CPU idle/powerdown */
116 val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
Anthony Zhou0e07e452017-07-26 17:16:54 +0800117 (uint32_t)TEGRA_ARI_CORE_C6 : (uint32_t)TEGRA_ARI_CORE_C7;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800118 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, (uint64_t)val,
119 tegra_percpu_data[cpu].wake_time, 0U);
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -0800120
Varun Wadekarb8776152016-03-03 13:52:52 -0800121 } else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
122
Varun Wadekarb8776152016-03-03 13:52:52 -0800123 /* save SE registers */
124 se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
125 SE_MUTEX_WATCHDOG_NS_LIMIT);
126 se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
127 RNG_MUTEX_WATCHDOG_NS_LIMIT);
128 se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
129 PKA_MUTEX_WATCHDOG_NS_LIMIT);
130
131 /* save 'Secure Boot' Processor Feature Config Register */
132 val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
Steven Kao186485e2017-10-23 18:22:09 +0800133 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_SECURE_BOOTP_FCFG, val);
Varun Wadekarb8776152016-03-03 13:52:52 -0800134
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700135 /* save SMMU context to TZDRAM */
136 smmu_ctx_base = params_from_bl2->tzdram_base +
Varun Wadekarfa887672017-11-08 14:45:08 -0800137 tegra186_get_smmu_ctx_offset();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700138 tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
Varun Wadekarb8776152016-03-03 13:52:52 -0800139
140 /* Prepare for system suspend */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800141 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
142 cstate_info.system = (uint32_t)TEGRA_ARI_SYSTEM_SC7;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700143 cstate_info.system_state_force = 1;
144 cstate_info.update_wake_mask = 1;
145 mce_update_cstate_info(&cstate_info);
Varun Wadekar2a7d87e2017-11-10 10:26:57 -0800146
Varun Wadekara9002bb2016-03-28 15:11:43 -0700147 /* Loop until system suspend is allowed */
148 do {
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800149 val = (uint32_t)mce_command_handler(
150 (uint64_t)MCE_CMD_IS_SC7_ALLOWED,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800151 (uint64_t)TEGRA_ARI_CORE_C7,
Varun Wadekara9002bb2016-03-28 15:11:43 -0700152 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800153 0U);
154 } while (val == 0U);
Varun Wadekara9002bb2016-03-28 15:11:43 -0700155
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700156 /* Instruct the MCE to enter system suspend state */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800157 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800158 (uint64_t)TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
Varun Wadekar2a7d87e2017-11-10 10:26:57 -0800159
160 /* set system suspend state for house-keeping */
161 tegra186_set_system_suspend_entry();
162
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800163 } else {
164 ; /* do nothing */
Varun Wadekar921b9062015-08-25 17:03:14 +0530165 }
166
167 return PSCI_E_SUCCESS;
168}
Varun Wadekarabd153c2015-09-14 09:31:39 +0530169
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700170/*******************************************************************************
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700171 * Helper function to check if this is the last ON CPU in the cluster
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700172 ******************************************************************************/
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700173static bool tegra_last_cpu_in_cluster(const plat_local_state_t *states,
174 uint32_t ncpu)
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700175{
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700176 plat_local_state_t target;
177 bool last_on_cpu = true;
178 uint32_t num_cpus = ncpu, pos = 0;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700179
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700180 do {
181 target = states[pos];
182 if (target != PLAT_MAX_OFF_STATE) {
183 last_on_cpu = false;
184 }
185 --num_cpus;
186 pos++;
187 } while (num_cpus != 0U);
188
189 return last_on_cpu;
190}
191
192/*******************************************************************************
193 * Helper function to get target power state for the cluster
194 ******************************************************************************/
195static plat_local_state_t tegra_get_afflvl1_pwr_state(const plat_local_state_t *states,
196 uint32_t ncpu)
197{
198 uint32_t core_pos = (uint32_t)read_mpidr() & (uint32_t)MPIDR_CPU_MASK;
199 uint32_t cpu = plat_my_core_pos();
200 int32_t ret;
201 plat_local_state_t target = states[core_pos];
202 mce_cstate_info_t cstate_info = { 0 };
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700203
204 /* CPU suspend */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700205 if (target == PSTATE_ID_CORE_POWERDN) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700206 /* Program default wake mask */
207 cstate_info.wake_mask = TEGRA186_CORE_WAKE_MASK;
208 cstate_info.update_wake_mask = 1;
209 mce_update_cstate_info(&cstate_info);
210
211 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800212 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700213 (uint64_t)TEGRA_ARI_CORE_C7,
214 tegra_percpu_data[cpu].wake_time,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800215 0U);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700216 if (ret == 0) {
217 target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800218 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700219 }
220
221 /* CPU off */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700222 if (target == PLAT_MAX_OFF_STATE) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700223 /* Enable cluster powerdn from last CPU in the cluster */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700224 if (tegra_last_cpu_in_cluster(states, ncpu)) {
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700225 /* Enable CC7 state and turn off wake mask */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700226 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700227 cstate_info.update_wake_mask = 1;
228 mce_update_cstate_info(&cstate_info);
229
230 /* Check if CCx state is allowed. */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800231 ret = mce_command_handler((uint64_t)MCE_CMD_IS_CCX_ALLOWED,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700232 (uint64_t)TEGRA_ARI_CORE_C7,
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700233 MCE_CORE_SLEEP_TIME_INFINITE,
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800234 0U);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700235 if (ret == 0) {
236 target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800237 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700238
239 } else {
240
241 /* Turn off wake_mask */
242 cstate_info.update_wake_mask = 1;
243 mce_update_cstate_info(&cstate_info);
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700244 target = PSCI_LOCAL_STATE_RUN;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700245 }
246 }
247
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700248 return target;
249}
250
251/*******************************************************************************
252 * Platform handler to calculate the proper target power level at the
253 * specified affinity level
254 ******************************************************************************/
Anthony Zhou0e07e452017-07-26 17:16:54 +0800255plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700256 const plat_local_state_t *states,
257 uint32_t ncpu)
258{
259 plat_local_state_t target = PSCI_LOCAL_STATE_RUN;
Anthony Zhou0e07e452017-07-26 17:16:54 +0800260 uint32_t cpu = plat_my_core_pos();
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700261
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700262 /* System Suspend */
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700263 if ((lvl == (uint32_t)MPIDR_AFFLVL2) &&
264 (states[cpu] == PSTATE_ID_SOC_POWERDN)) {
265 target = PSTATE_ID_SOC_POWERDN;
266 }
267
268 /* CPU off, CPU suspend */
269 if (lvl == (uint32_t)MPIDR_AFFLVL1) {
270 target = tegra_get_afflvl1_pwr_state(states, ncpu);
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800271 }
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700272
Varun Wadekar1e7250b2017-05-24 08:47:15 -0700273 /* target cluster/system state */
274 return target;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700275}
276
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800277int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700278{
279 const plat_local_state_t *pwr_domain_state =
280 target_state->pwr_domain_state;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800281 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
282 uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700283 TEGRA186_STATE_ID_MASK;
Steven Kao235e9c32016-12-23 15:43:17 +0800284 uint64_t val;
Jeetesh Burman50cd1062018-07-19 13:07:23 +0530285 uint64_t src_len_in_bytes = (uint64_t)(((uintptr_t)(&__BL31_END__) -
286 (uintptr_t)BL31_BASE));
287 int32_t ret;
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700288
289 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
Jeetesh Burman50cd1062018-07-19 13:07:23 +0530290 val = params_from_bl2->tzdram_base +
291 tegra186_get_cpu_reset_handler_size();
292
293 /* Initialise communication channel with BPMP */
294 assert(tegra_bpmp_ipc_init() == 0);
295
296 /* Enable SE clock */
297 ret = tegra_bpmp_ipc_enable_clock(TEGRA_CLK_SE);
298 if (ret != 0) {
299 ERROR("Failed to enable clock\n");
300 return ret;
301 }
302
303 /*
304 * Generate/save SHA256 of ATF during SC7 entry
305 */
306 if (tegra_se_save_sha256_hash(BL31_BASE,
307 (uint32_t)src_len_in_bytes) != 0) {
308 ERROR("Hash calculation failed. Reboot\n");
309 (void)tegra_soc_prepare_system_reset();
310 }
311
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700312 /*
313 * The TZRAM loses power when we enter system suspend. To
314 * allow graceful exit from system suspend, we need to copy
315 * BL3-1 over to TZDRAM.
316 */
317 val = params_from_bl2->tzdram_base +
Varun Wadekarfa887672017-11-08 14:45:08 -0800318 tegra186_get_cpu_reset_handler_size();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700319 memcpy16((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
Varun Wadekara6c69ab2019-01-11 10:48:47 -0800320 (uintptr_t)BL31_END - (uintptr_t)BL31_BASE);
Jeetesh Burman50cd1062018-07-19 13:07:23 +0530321
322 ret = tegra_bpmp_ipc_disable_clock(TEGRA_CLK_SE);
323 if (ret != 0) {
324 ERROR("Failed to disable clock\n");
325 return ret;
326 }
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700327 }
328
329 return PSCI_E_SUCCESS;
330}
331
Varun Wadekarb5b15b22018-05-17 10:10:25 -0700332int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
333{
334 return PSCI_E_NOT_SUPPORTED;
335}
336
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800337int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530338{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800339 int32_t ret = PSCI_E_SUCCESS;
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800340 uint64_t target_cpu = mpidr & MPIDR_CPU_MASK;
341 uint64_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
342 MPIDR_AFFINITY_BITS;
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800343
Varun Wadekara2dd0b32017-10-17 10:29:24 -0700344 if (target_cluster > ((uint32_t)PLATFORM_CLUSTER_COUNT - 1U)) {
Varun Wadekarabd153c2015-09-14 09:31:39 +0530345
Varun Wadekarabd153c2015-09-14 09:31:39 +0530346 ERROR("%s: unsupported CPU (0x%lx)\n", __func__, mpidr);
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800347 ret = PSCI_E_NOT_PRESENT;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530348
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800349 } else {
350 /* construct the target CPU # */
351 target_cpu |= (target_cluster << 2);
Varun Wadekarabd153c2015-09-14 09:31:39 +0530352
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800353 (void)mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
354 }
Varun Wadekarabd153c2015-09-14 09:31:39 +0530355
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800356 return ret;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530357}
358
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800359int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb8776152016-03-03 13:52:52 -0800360{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800361 uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
362 uint8_t stateid_afflvl0 = target_state->pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700363 mce_cstate_info_t cstate_info = { 0 };
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800364 uint64_t impl, val;
365 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
366
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800367 impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800368
369 /*
370 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
371 * A02p and beyond).
372 */
Anthony Zhou5a4ce002017-06-28 16:49:16 +0800373 if ((plat_params->l2_ecc_parity_prot_dis != 1) && (impl != DENVER_IMPL)) {
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800374
375 val = read_l2ctlr_el1();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800376 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800377 write_l2ctlr_el1(val);
378 }
Varun Wadekarb8776152016-03-03 13:52:52 -0800379
380 /*
Varun Wadekar5a402562016-04-29 11:25:46 -0700381 * Reset power state info for CPUs when onlining, we set
382 * deepest power when offlining a core but that may not be
383 * requested by non-secure sw which controls idle states. It
384 * will re-init this info from non-secure software when the
385 * core come online.
Varun Wadekard2da47a2016-04-09 00:40:45 -0700386 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700387 if (stateid_afflvl0 == PLAT_MAX_OFF_STATE) {
388
Anthony Zhou0e07e452017-07-26 17:16:54 +0800389 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC1;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700390 cstate_info.update_wake_mask = 1;
391 mce_update_cstate_info(&cstate_info);
Varun Wadekar5a402562016-04-29 11:25:46 -0700392 }
Varun Wadekard2da47a2016-04-09 00:40:45 -0700393
394 /*
Varun Wadekarb8776152016-03-03 13:52:52 -0800395 * Check if we are exiting from deep sleep and restore SE
396 * context if we are.
397 */
Varun Wadekar5a402562016-04-29 11:25:46 -0700398 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
399
Varun Wadekarb8776152016-03-03 13:52:52 -0800400 mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
401 se_regs[0]);
402 mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
403 se_regs[1]);
404 mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
405 se_regs[2]);
406
407 /* Init SMMU */
408 tegra_smmu_init();
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700409
410 /*
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700411 * Reset power state info for the last core doing SC7
412 * entry and exit, we set deepest power state as CC7
413 * and SC7 for SC7 entry which may not be requested by
414 * non-secure SW which controls idle states.
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700415 */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800416 cstate_info.cluster = (uint32_t)TEGRA_ARI_CLUSTER_CC7;
417 cstate_info.system = (uint32_t)TEGRA_ARI_SYSTEM_SC1;
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700418 cstate_info.update_wake_mask = 1;
419 mce_update_cstate_info(&cstate_info);
Varun Wadekarb8776152016-03-03 13:52:52 -0800420 }
421
422 return PSCI_E_SUCCESS;
423}
424
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800425int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarabd153c2015-09-14 09:31:39 +0530426{
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800427 uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
428
429 (void)target_state;
Varun Wadekara64806a2016-01-05 15:17:41 -0800430
Varun Wadekare26a55a2016-02-26 11:09:21 -0800431 /* Disable Denver's DCO operations */
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800432 if (impl == DENVER_IMPL) {
Varun Wadekare26a55a2016-02-26 11:09:21 -0800433 denver_disable_dco();
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800434 }
Varun Wadekare26a55a2016-02-26 11:09:21 -0800435
Varun Wadekarabd153c2015-09-14 09:31:39 +0530436 /* Turn off CPU */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800437 (void)mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
438 (uint64_t)TEGRA_ARI_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
Varun Wadekar4a0b37a2016-04-09 00:36:42 -0700439
440 return PSCI_E_SUCCESS;
Varun Wadekarabd153c2015-09-14 09:31:39 +0530441}
Varun Wadekar782c83d2017-03-14 14:25:35 -0700442
443__dead2 void tegra_soc_prepare_system_off(void)
444{
Varun Wadekar71d0e8d2017-05-17 14:35:33 -0700445 /* power off the entire system */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800446 mce_enter_ccplex_state((uint32_t)TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF);
Varun Wadekard66ee542016-02-29 10:24:30 -0800447
448 wfi();
449
450 /* wait for the system to power down */
451 for (;;) {
452 ;
453 }
Varun Wadekar782c83d2017-03-14 14:25:35 -0700454}
Varun Wadekar38020c92016-01-07 14:36:12 -0800455
Anthony Zhou5d1bb052017-03-03 16:23:08 +0800456int32_t tegra_soc_prepare_system_reset(void)
Varun Wadekar38020c92016-01-07 14:36:12 -0800457{
Anthony Zhou0e07e452017-07-26 17:16:54 +0800458 mce_enter_ccplex_state((uint32_t)TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT);
Varun Wadekar38020c92016-01-07 14:36:12 -0800459
460 return PSCI_E_SUCCESS;
461}