blob: 9b7735f1e4ba92dda57446d57b848aefbbc70688 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +01002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
7#include <arch.h>
Dan Handley714a0d22014-04-09 13:13:04 +01008#include <asm_macros.S>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <context.h>
dp-arm3cac7862016-09-19 11:18:44 +010010#include <cpu_data.h>
Achin Gupta9cf2bb72014-05-09 11:07:09 +010011#include <interrupt_mgmt.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010012#include <platform_def.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010013#include <runtime_svc.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
15 .globl runtime_exceptions
Achin Gupta4f6ad662013-10-25 09:08:21 +010016
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000017 .globl sync_exception_sp_el0
18 .globl irq_sp_el0
19 .globl fiq_sp_el0
20 .globl serror_sp_el0
21
22 .globl sync_exception_sp_elx
23 .globl irq_sp_elx
24 .globl fiq_sp_elx
25 .globl serror_sp_elx
26
27 .globl sync_exception_aarch64
28 .globl irq_aarch64
29 .globl fiq_aarch64
30 .globl serror_aarch64
31
32 .globl sync_exception_aarch32
33 .globl irq_aarch32
34 .globl fiq_aarch32
35 .globl serror_aarch32
36
Douglas Raillard0980eed2016-11-09 17:48:27 +000037 /* ---------------------------------------------------------------------
38 * This macro handles Synchronous exceptions.
39 * Only SMC exceptions are supported.
40 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010041 */
42 .macro handle_sync_exception
Achin Guptaed1744e2014-08-04 23:13:10 +010043 /* Enable the SError interrupt */
44 msr daifclr, #DAIF_ABT_BIT
45
Achin Gupta9cf2bb72014-05-09 11:07:09 +010046 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
dp-arm3cac7862016-09-19 11:18:44 +010047
48#if ENABLE_RUNTIME_INSTRUMENTATION
dp-arm3cac7862016-09-19 11:18:44 +010049 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +000050 * Read the timestamp value and store it in per-cpu data. The value
51 * will be extracted from per-cpu data by the C level SMC handler and
52 * saved to the PMF timestamp region.
dp-arm3cac7862016-09-19 11:18:44 +010053 */
54 mrs x30, cntpct_el0
55 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
56 mrs x29, tpidr_el3
57 str x30, [x29, #CPU_DATA_PMF_TS0_OFFSET]
58 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
59#endif
60
Achin Gupta9cf2bb72014-05-09 11:07:09 +010061 mrs x30, esr_el3
62 ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH
63
Douglas Raillard0980eed2016-11-09 17:48:27 +000064 /* Handle SMC exceptions separately from other synchronous exceptions */
Achin Gupta9cf2bb72014-05-09 11:07:09 +010065 cmp x30, #EC_AARCH32_SMC
66 b.eq smc_handler32
67
68 cmp x30, #EC_AARCH64_SMC
69 b.eq smc_handler64
70
Douglas Raillard0980eed2016-11-09 17:48:27 +000071 /* Other kinds of synchronous exceptions are not handled */
Julius Werner67ebde72017-07-27 14:59:34 -070072 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
73 b report_unhandled_exception
Achin Gupta9cf2bb72014-05-09 11:07:09 +010074 .endm
75
76
Douglas Raillard0980eed2016-11-09 17:48:27 +000077 /* ---------------------------------------------------------------------
78 * This macro handles FIQ or IRQ interrupts i.e. EL3, S-EL1 and NS
79 * interrupts.
80 * ---------------------------------------------------------------------
Achin Gupta9cf2bb72014-05-09 11:07:09 +010081 */
82 .macro handle_interrupt_exception label
Achin Guptaed1744e2014-08-04 23:13:10 +010083 /* Enable the SError interrupt */
84 msr daifclr, #DAIF_ABT_BIT
85
Achin Gupta9cf2bb72014-05-09 11:07:09 +010086 str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
87 bl save_gp_registers
88
Douglas Raillard0980eed2016-11-09 17:48:27 +000089 /* Save the EL3 system registers needed to return from this exception */
Achin Gupta979992e2015-05-13 17:57:18 +010090 mrs x0, spsr_el3
91 mrs x1, elr_el3
92 stp x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
93
Achin Gupta9cf2bb72014-05-09 11:07:09 +010094 /* Switch to the runtime stack i.e. SP_EL0 */
95 ldr x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
96 mov x20, sp
97 msr spsel, #0
98 mov sp, x2
99
100 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000101 * Find out whether this is a valid interrupt type.
102 * If the interrupt controller reports a spurious interrupt then return
103 * to where we came from.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100104 */
Dan Handley701fea72014-05-27 16:17:21 +0100105 bl plat_ic_get_pending_interrupt_type
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100106 cmp x0, #INTR_TYPE_INVAL
107 b.eq interrupt_exit_\label
108
109 /*
Douglas Raillard0980eed2016-11-09 17:48:27 +0000110 * Get the registered handler for this interrupt type.
111 * A NULL return value could be 'cause of the following conditions:
Achin Gupta979992e2015-05-13 17:57:18 +0100112 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000113 * a. An interrupt of a type was routed correctly but a handler for its
114 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100115 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000116 * b. An interrupt of a type was not routed correctly so a handler for
117 * its type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100118 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000119 * c. An interrupt of a type was routed correctly to EL3, but was
120 * deasserted before its pending state could be read. Another
121 * interrupt of a different type pended at the same time and its
122 * type was reported as pending instead. However, a handler for this
123 * type was not registered.
Achin Gupta979992e2015-05-13 17:57:18 +0100124 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000125 * a. and b. can only happen due to a programming error. The
126 * occurrence of c. could be beyond the control of Trusted Firmware.
127 * It makes sense to return from this exception instead of reporting an
128 * error.
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100129 */
130 bl get_interrupt_type_handler
Achin Gupta979992e2015-05-13 17:57:18 +0100131 cbz x0, interrupt_exit_\label
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100132 mov x21, x0
133
134 mov x0, #INTR_ID_UNAVAILABLE
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100135
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100136 /* Set the current security state in the 'flags' parameter */
137 mrs x2, scr_el3
138 ubfx x1, x2, #0, #1
139
140 /* Restore the reference to the 'handle' i.e. SP_EL3 */
141 mov x2, x20
142
Douglas Raillard0980eed2016-11-09 17:48:27 +0000143 /* x3 will point to a cookie (not used now) */
Soby Mathew799f0ab2014-05-27 16:54:31 +0100144 mov x3, xzr
145
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100146 /* Call the interrupt type handler */
147 blr x21
148
149interrupt_exit_\label:
150 /* Return from exception, possibly in a different security state */
151 b el3_exit
152
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100153 .endm
154
155
Soby Mathew6c5192a2014-04-30 15:36:37 +0100156 .macro save_x18_to_x29_sp_el0
157 stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
158 stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
159 stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
160 stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
161 stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
162 stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
163 mrs x18, sp_el0
164 str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
165 .endm
166
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100167
168vector_base runtime_exceptions
169
Douglas Raillard0980eed2016-11-09 17:48:27 +0000170 /* ---------------------------------------------------------------------
171 * Current EL with SP_EL0 : 0x0 - 0x200
172 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100174vector_entry sync_exception_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000175 /* We don't expect any synchronous exceptions from EL3 */
Julius Werner67ebde72017-07-27 14:59:34 -0700176 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000177 check_vector_size sync_exception_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100179vector_entry irq_sp_el0
Douglas Raillard0980eed2016-11-09 17:48:27 +0000180 /*
181 * EL3 code is non-reentrant. Any asynchronous exception is a serious
182 * error. Loop infinitely.
183 */
Julius Werner67ebde72017-07-27 14:59:34 -0700184 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000185 check_vector_size irq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100187
188vector_entry fiq_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700189 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000190 check_vector_size fiq_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100191
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100192
193vector_entry serror_sp_el0
Julius Werner67ebde72017-07-27 14:59:34 -0700194 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000195 check_vector_size serror_sp_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196
Douglas Raillard0980eed2016-11-09 17:48:27 +0000197 /* ---------------------------------------------------------------------
198 * Current EL with SP_ELx: 0x200 - 0x400
199 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100201vector_entry sync_exception_sp_elx
Douglas Raillard0980eed2016-11-09 17:48:27 +0000202 /*
203 * This exception will trigger if anything went wrong during a previous
204 * exception entry or exit or while handling an earlier unexpected
205 * synchronous exception. There is a high probability that SP_EL3 is
206 * corrupted.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000207 */
Julius Werner67ebde72017-07-27 14:59:34 -0700208 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000209 check_vector_size sync_exception_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100211vector_entry irq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700212 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000213 check_vector_size irq_sp_elx
214
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100215vector_entry fiq_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700216 b report_unhandled_interrupt
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000217 check_vector_size fiq_sp_elx
218
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100219vector_entry serror_sp_elx
Julius Werner67ebde72017-07-27 14:59:34 -0700220 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000221 check_vector_size serror_sp_elx
Achin Gupta4f6ad662013-10-25 09:08:21 +0100222
Douglas Raillard0980eed2016-11-09 17:48:27 +0000223 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100224 * Lower EL using AArch64 : 0x400 - 0x600
Douglas Raillard0980eed2016-11-09 17:48:27 +0000225 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100227vector_entry sync_exception_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000228 /*
229 * This exception vector will be the entry point for SMCs and traps
230 * that are unhandled at lower ELs most commonly. SP_EL3 should point
231 * to a valid cpu context where the general purpose and system register
232 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000233 */
234 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000235 check_vector_size sync_exception_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100237vector_entry irq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100238 handle_interrupt_exception irq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000239 check_vector_size irq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100241vector_entry fiq_aarch64
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100242 handle_interrupt_exception fiq_aarch64
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000243 check_vector_size fiq_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100245vector_entry serror_aarch64
Douglas Raillard0980eed2016-11-09 17:48:27 +0000246 /*
247 * SError exceptions from lower ELs are not currently supported.
248 * Report their occurrence.
249 */
Julius Werner67ebde72017-07-27 14:59:34 -0700250 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000251 check_vector_size serror_aarch64
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
Douglas Raillard0980eed2016-11-09 17:48:27 +0000253 /* ---------------------------------------------------------------------
Sandrine Bailleux046cd3f2014-08-06 11:27:23 +0100254 * Lower EL using AArch32 : 0x600 - 0x800
Douglas Raillard0980eed2016-11-09 17:48:27 +0000255 * ---------------------------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100256 */
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100257vector_entry sync_exception_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000258 /*
259 * This exception vector will be the entry point for SMCs and traps
260 * that are unhandled at lower ELs most commonly. SP_EL3 should point
261 * to a valid cpu context where the general purpose and system register
262 * state can be saved.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000263 */
264 handle_sync_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000265 check_vector_size sync_exception_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100267vector_entry irq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100268 handle_interrupt_exception irq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000269 check_vector_size irq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100271vector_entry fiq_aarch32
Achin Gupta9cf2bb72014-05-09 11:07:09 +0100272 handle_interrupt_exception fiq_aarch32
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000273 check_vector_size fiq_aarch32
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +0100275vector_entry serror_aarch32
Douglas Raillard0980eed2016-11-09 17:48:27 +0000276 /*
277 * SError exceptions from lower ELs are not currently supported.
278 * Report their occurrence.
279 */
Julius Werner67ebde72017-07-27 14:59:34 -0700280 b report_unhandled_exception
Jeenu Viswambharana7934d62014-02-07 15:53:18 +0000281 check_vector_size serror_aarch32
282
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000283
Douglas Raillard0980eed2016-11-09 17:48:27 +0000284 /* ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000285 * The following code handles secure monitor calls.
Douglas Raillard0980eed2016-11-09 17:48:27 +0000286 * Depending upon the execution state from where the SMC has been
287 * invoked, it frees some general purpose registers to perform the
288 * remaining tasks. They involve finding the runtime service handler
289 * that is the target of the SMC & switching to runtime stacks (SP_EL0)
290 * before calling the handler.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000291 *
Douglas Raillard0980eed2016-11-09 17:48:27 +0000292 * Note that x30 has been explicitly saved and can be used here
293 * ---------------------------------------------------------------------
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000294 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000295func smc_handler
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000296smc_handler32:
297 /* Check whether aarch32 issued an SMC64 */
298 tbnz x0, #FUNCID_CC_SHIFT, smc_prohibited
299
Douglas Raillard0980eed2016-11-09 17:48:27 +0000300 /*
301 * Since we're are coming from aarch32, x8-x18 need to be saved as per
302 * SMC32 calling convention. If a lower EL in aarch64 is making an
303 * SMC32 call then it must have saved x8-x17 already therein.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000304 */
305 stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
306 stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
307 stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
308 stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
309 stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
310
311 /* x4-x7, x18, sp_el0 are saved below */
312
313smc_handler64:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000314 /*
315 * Populate the parameters for the SMC handler.
316 * We already have x0-x4 in place. x5 will point to a cookie (not used
317 * now). x6 will point to the context structure (SP_EL3) and x7 will
318 * contain flags we need to pass to the handler Hence save x5-x7.
319 *
320 * Note: x4 only needs to be preserved for AArch32 callers but we do it
321 * for AArch64 callers as well for convenience
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000322 */
323 stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
324 stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
325
Soby Mathew6c5192a2014-04-30 15:36:37 +0100326 /* Save rest of the gpregs and sp_el0*/
327 save_x18_to_x29_sp_el0
328
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000329 mov x5, xzr
330 mov x6, sp
331
332 /* Get the unique owning entity number */
333 ubfx x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
334 ubfx x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
335 orr x16, x16, x15, lsl #FUNCID_OEN_WIDTH
336
337 adr x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)
338
339 /* Load descriptor index from array of indices */
340 adr x14, rt_svc_descs_indices
341 ldrb w15, [x14, x16]
342
Douglas Raillard0980eed2016-11-09 17:48:27 +0000343 /*
344 * Restore the saved C runtime stack value which will become the new
345 * SP_EL0 i.e. EL3 runtime stack. It was saved in the 'cpu_context'
346 * structure prior to the last ERET from EL3.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000347 */
348 ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
349
350 /*
351 * Any index greater than 127 is invalid. Check bit 7 for
352 * a valid index
353 */
354 tbnz w15, 7, smc_unknown
355
356 /* Switch to SP_EL0 */
357 msr spsel, #0
358
Douglas Raillard0980eed2016-11-09 17:48:27 +0000359 /*
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000360 * Get the descriptor using the index
361 * x11 = (base + off), x15 = index
362 *
363 * handler = (base + off) + (index << log2(size))
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000364 */
365 lsl w10, w15, #RT_SVC_SIZE_LOG2
366 ldr x15, [x11, w10, uxtw]
367
Douglas Raillard0980eed2016-11-09 17:48:27 +0000368 /*
369 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there is a world
370 * switch during SMC handling.
371 * TODO: Revisit if all system registers can be saved later.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000372 */
373 mrs x16, spsr_el3
374 mrs x17, elr_el3
375 mrs x18, scr_el3
376 stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
Achin Guptae1aa5162014-06-26 09:58:52 +0100377 str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000378
379 /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
380 bfi x7, x18, #0, #1
381
382 mov sp, x12
383
Douglas Raillard0980eed2016-11-09 17:48:27 +0000384 /*
385 * Call the Secure Monitor Call handler and then drop directly into
386 * el3_exit() which will program any remaining architectural state
387 * prior to issuing the ERET to the desired lower EL.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000388 */
389#if DEBUG
390 cbz x15, rt_svc_fw_critical_error
391#endif
392 blr x15
393
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100394 b el3_exit
Achin Gupta4f6ad662013-10-25 09:08:21 +0100395
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000396smc_unknown:
397 /*
398 * Here we restore x4-x18 regardless of where we came from. AArch32
399 * callers will find the registers contents unchanged, but AArch64
400 * callers will find the registers modified (with stale earlier NS
401 * content). Either way, we aren't leaking any secure information
Douglas Raillard0980eed2016-11-09 17:48:27 +0000402 * through them.
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000403 */
Soby Mathew5e5c2072014-04-07 15:28:55 +0100404 mov w0, #SMC_UNK
405 b restore_gp_registers_callee_eret
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000406
407smc_prohibited:
Soby Mathew6c5192a2014-04-30 15:36:37 +0100408 ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000409 mov w0, #SMC_UNK
410 eret
411
412rt_svc_fw_critical_error:
Douglas Raillard0980eed2016-11-09 17:48:27 +0000413 /* Switch to SP_ELx */
414 msr spsel, #1
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000415 no_ret report_unhandled_exception
Kévin Petita877c252015-03-24 14:03:57 +0000416endfunc smc_handler