blob: 3832b070341466ca8a05123a73849407f1e3a3c0 [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Masahiro Yamada0a3c95b2020-04-02 16:20:21 +09002 * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01009#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <lib/cassert.h>
15#include <lib/utils_def.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000018#include "../xlat_tables_private.h"
19
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010020/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010021 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010022 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010023bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010024{
25 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
26
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010027 if (size == PAGE_SIZE_4KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010030 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010031 } else if (size == PAGE_SIZE_16KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010032 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010035 } else if (size == PAGE_SIZE_64KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010036 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010037 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010038 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 } else {
40 return 0;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010041 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010042}
43
44size_t xlat_arch_get_max_supported_granule_size(void)
45{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010046 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010047 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010048 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010049 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010050 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010051 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010052 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010053 }
54}
55
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010056unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000057{
58 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010059 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000060
61 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010062 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000063 return TCR_PS_BITS_256TB;
64
65 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010066 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000067 return TCR_PS_BITS_16TB;
68
69 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010070 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000071 return TCR_PS_BITS_4TB;
72
73 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010074 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000075 return TCR_PS_BITS_1TB;
76
77 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010078 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000079 return TCR_PS_BITS_64GB;
80
81 return TCR_PS_BITS_4GB;
82}
83
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000084#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010085/*
86 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
87 * supported in ARMv8.2 onwards.
88 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000089static const unsigned int pa_range_bits_arr[] = {
90 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010091 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000092};
93
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010094unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000095{
96 u_register_t pa_range = read_id_aa64mmfr0_el1() &
97 ID_AA64MMFR0_EL1_PARANGE_MASK;
98
99 /* All other values are reserved */
100 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
101
David Cunadoc1503122018-02-16 21:12:58 +0000102 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000103}
Sathees Balya74155972019-01-25 11:36:01 +0000104
105/*
106 * Return minimum virtual address space size supported by the architecture
107 */
108uintptr_t xlat_get_min_virt_addr_space_size(void)
109{
110 uintptr_t ret;
111
112 if (is_armv8_4_ttst_present())
113 ret = MIN_VIRT_ADDR_SPACE_SIZE_TTST;
114 else
115 ret = MIN_VIRT_ADDR_SPACE_SIZE;
116
117 return ret;
118}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000119#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000120
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100121bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000122{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100123 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100124 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100125 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100126 } else if (ctx->xlat_regime == EL2_REGIME) {
127 assert(xlat_arch_current_el() >= 2U);
128 return (read_sctlr_el2() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100129 } else {
130 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100131 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100132 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100133 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000134}
135
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100136bool is_dcache_enabled(void)
137{
Masahiro Yamada0a3c95b2020-04-02 16:20:21 +0900138 unsigned int el = get_current_el_maybe_constant();
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100139
140 if (el == 1U) {
141 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100142 } else if (el == 2U) {
143 return (read_sctlr_el2() & SCTLR_C_BIT) != 0U;
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100144 } else {
145 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
146 }
147}
148
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100149uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
150{
151 if (xlat_regime == EL1_EL0_REGIME) {
152 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
153 } else {
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100154 assert((xlat_regime == EL2_REGIME) ||
155 (xlat_regime == EL3_REGIME));
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100156 return UPPER_ATTRS(XN);
157 }
158}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100159
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100160void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100161{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000162 /*
163 * Ensure the translation table write has drained into memory before
164 * invalidating the TLB entry.
165 */
166 dsbishst();
167
Douglas Raillard2d545792017-09-25 15:23:22 +0100168 /*
169 * This function only supports invalidation of TLB entries for the EL3
170 * and EL1&0 translation regimes.
171 *
172 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
173 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
174 */
175 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100176 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100177 tlbivaae1is(TLBI_ADDR(va));
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100178 } else if (xlat_regime == EL2_REGIME) {
179 assert(xlat_arch_current_el() >= 2U);
180 tlbivae2is(TLBI_ADDR(va));
Douglas Raillard2d545792017-09-25 15:23:22 +0100181 } else {
182 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100183 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100184 tlbivae3is(TLBI_ADDR(va));
185 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000186}
187
188void xlat_arch_tlbi_va_sync(void)
189{
190 /*
191 * A TLB maintenance instruction can complete at any time after
192 * it is issued, but is only guaranteed to be complete after the
193 * execution of DSB by the PE that executed the TLB maintenance
194 * instruction. After the TLB invalidate instruction is
195 * complete, no new memory accesses using the invalidated TLB
196 * entries will be observed by any observer of the system
197 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
198 * "Ordering and completion of TLB maintenance instructions".
199 */
200 dsbish();
201
202 /*
203 * The effects of a completed TLB maintenance instruction are
204 * only guaranteed to be visible on the PE that executed the
205 * instruction after the execution of an ISB instruction by the
206 * PE that executed the TLB maintenance instruction.
207 */
208 isb();
209}
210
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100211unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100212{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100213 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100214
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100215 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100216
217 return el;
218}
219
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100220void setup_mmu_cfg(uint64_t *params, unsigned int flags,
221 const uint64_t *base_table, unsigned long long max_pa,
222 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000223{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100224 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100225 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100226
227 /* Set attributes in the right indices of the MAIR. */
228 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
229 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
230 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
231
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100232 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100233 * Limit the input address ranges and memory region sizes translated
234 * using TTBR0 to the given virtual address space size.
235 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100236 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100237
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100238 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sathees Balya74155972019-01-25 11:36:01 +0000239
240 assert(virtual_addr_space_size >=
241 xlat_get_min_virt_addr_space_size());
242 assert(virtual_addr_space_size <= MAX_VIRT_ADDR_SPACE_SIZE);
243 assert(IS_POWER_OF_TWO(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100244
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100245 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100246 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100247 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
248 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100249 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
250
Antonio Nino Diaz37f97a52019-03-27 11:10:31 +0000251 tcr = (uint64_t)t0sz << TCR_T0SZ_SHIFT;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100252
253 /*
254 * Set the cacheability and shareability attributes for memory
255 * associated with translation table walks.
256 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100257 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100258 /* Inner & outer non-cacheable non-shareable. */
259 tcr |= TCR_SH_NON_SHAREABLE |
260 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
261 } else {
262 /* Inner & outer WBWA & shareable. */
263 tcr |= TCR_SH_INNER_SHAREABLE |
264 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
265 }
266
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100267 /*
268 * It is safer to restrict the max physical address accessible by the
269 * hardware as much as possible.
270 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100271 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100272
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100273 if (xlat_regime == EL1_EL0_REGIME) {
274 /*
275 * TCR_EL1.EPD1: Disable translation table walk for addresses
276 * that are translated using TTBR1_EL1.
277 */
278 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100279 } else if (xlat_regime == EL2_REGIME) {
280 tcr |= TCR_EL2_RES1 | (tcr_ps_bits << TCR_EL2_PS_SHIFT);
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100281 } else {
282 assert(xlat_regime == EL3_REGIME);
283 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
284 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100285
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100286 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100287 ttbr0 = (uint64_t) base_table;
288
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000289 if (is_armv8_2_ttcnp_present()) {
290 /* Enable CnP bit so as to share page tables with all PEs. */
291 ttbr0 |= TTBR_CNP_BIT;
292 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100293
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100294 params[MMU_CFG_MAIR] = mair;
295 params[MMU_CFG_TCR] = tcr;
296 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000297}