blob: 092659c0beb5fa6bc47d036ca0d0f4634f300343 [file] [log] [blame]
Samuel Hollandb8566642017-08-12 04:07:39 -05001/*
Samuel Hollandfde9e1c2020-12-13 21:26:36 -06002 * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved.
Samuel Hollandb8566642017-08-12 04:07:39 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Andre Przywara67537762018-10-14 22:13:53 +01007#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <common/debug.h>
10#include <lib/mmio.h>
Andre Przywaraabb7ce12020-09-25 16:42:06 +010011#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <lib/xlat_tables/xlat_tables_v2.h>
Andre Przywaraabb7ce12020-09-25 16:42:06 +010013#include <services/arm_arch_svc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014
Samuel Hollandb8566642017-08-12 04:07:39 -050015#include <sunxi_def.h>
Andre Przywara9b490722018-10-14 11:45:41 +010016#include <sunxi_mmap.h>
Andre Przywara456208a2018-10-14 12:02:02 +010017#include <sunxi_private.h>
Samuel Hollandb8566642017-08-12 04:07:39 -050018
Samuel Hollandfde9e1c2020-12-13 21:26:36 -060019static const mmap_region_t sunxi_mmap[MAX_STATIC_MMAP_REGIONS + 1] = {
Samuel Hollandb8566642017-08-12 04:07:39 -050020 MAP_REGION_FLAT(SUNXI_SRAM_BASE, SUNXI_SRAM_SIZE,
Samuel Hollandd002f3b2019-12-29 12:22:55 -060021 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
Samuel Hollandb8566642017-08-12 04:07:39 -050022 MAP_REGION_FLAT(SUNXI_DEV_BASE, SUNXI_DEV_SIZE,
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050023 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
Andre Przywaracd1c67e2020-11-28 01:38:15 +000024 MAP_REGION(PRELOADED_BL33_BASE, SUNXI_BL33_VIRT_BASE,
Andre Przywarafb838332020-12-14 12:06:24 +000025 SUNXI_DRAM_MAP_SIZE, MT_RW_DATA | MT_NS),
Samuel Hollandb8566642017-08-12 04:07:39 -050026 {},
27};
28
29unsigned int plat_get_syscnt_freq2(void)
30{
31 return SUNXI_OSC24M_CLK_IN_HZ;
32}
33
Samuel Hollandb8566642017-08-12 04:07:39 -050034void sunxi_configure_mmu_el3(int flags)
35{
Samuel Hollandb8566642017-08-12 04:07:39 -050036 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
37 BL_CODE_END - BL_CODE_BASE,
38 MT_CODE | MT_SECURE);
Samuel Holland3683f3e2020-12-13 20:45:49 -060039 mmap_add_region(BL_CODE_END, BL_CODE_END,
40 BL_END - BL_CODE_END,
41 MT_RW_DATA | MT_SECURE);
42#if SEPARATE_CODE_AND_RODATA
Samuel Hollandb8566642017-08-12 04:07:39 -050043 mmap_add_region(BL_RO_DATA_BASE, BL_RO_DATA_BASE,
44 BL_RO_DATA_END - BL_RO_DATA_BASE,
45 MT_RO_DATA | MT_SECURE);
Samuel Holland3683f3e2020-12-13 20:45:49 -060046#endif
47#if SEPARATE_NOBITS_REGION
48 mmap_add_region(BL_NOBITS_BASE, BL_NOBITS_BASE,
49 BL_NOBITS_END - BL_NOBITS_BASE,
50 MT_RW_DATA | MT_SECURE);
51#endif
52#if USE_COHERENT_MEM
Samuel Hollandf4bfcac2019-10-27 17:21:24 -050053 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
54 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
55 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER);
Samuel Holland3683f3e2020-12-13 20:45:49 -060056#endif
Samuel Hollandf4bfcac2019-10-27 17:21:24 -050057
Samuel Hollandb8566642017-08-12 04:07:39 -050058 mmap_add(sunxi_mmap);
59 init_xlat_tables();
60
61 enable_mmu_el3(0);
62}
Andre Przywarac2366b92018-06-22 00:47:08 +010063
64#define SRAM_VER_REG (SUNXI_SYSCON_BASE + 0x24)
65uint16_t sunxi_read_soc_id(void)
66{
67 uint32_t reg = mmio_read_32(SRAM_VER_REG);
68
69 /* Set bit 15 to prepare for the SOCID read. */
70 mmio_write_32(SRAM_VER_REG, reg | BIT(15));
71
72 reg = mmio_read_32(SRAM_VER_REG);
73
74 /* deactivate the SOCID access again */
75 mmio_write_32(SRAM_VER_REG, reg & ~BIT(15));
76
77 return reg >> 16;
78}
Andre Przywara435464d2018-10-14 12:03:23 +010079
80/*
81 * Configure a given pin to the GPIO-OUT function and sets its level.
82 * The port is given as a capital letter, the pin is the number within
83 * this port group.
84 * So to set pin PC7 to high, use: sunxi_set_gpio_out('C', 7, true);
85 */
86void sunxi_set_gpio_out(char port, int pin, bool level_high)
87{
88 uintptr_t port_base;
89
90 if (port < 'A' || port > 'L')
91 return;
92 if (port == 'L')
93 port_base = SUNXI_R_PIO_BASE;
94 else
95 port_base = SUNXI_PIO_BASE + (port - 'A') * 0x24;
96
97 /* Set the new level first before configuring the pin. */
98 if (level_high)
99 mmio_setbits_32(port_base + 0x10, BIT(pin));
100 else
101 mmio_clrbits_32(port_base + 0x10, BIT(pin));
102
103 /* configure pin as GPIO out (4(3) bits per pin, 1: GPIO out */
104 mmio_clrsetbits_32(port_base + (pin / 8) * 4,
105 0x7 << ((pin % 8) * 4),
106 0x1 << ((pin % 8) * 4));
107}
Andre Przywara67537762018-10-14 22:13:53 +0100108
109int sunxi_init_platform_r_twi(uint16_t socid, bool use_rsb)
110{
111 uint32_t pin_func = 0x77;
112 uint32_t device_bit;
113 unsigned int reset_offset = 0xb0;
114
115 switch (socid) {
116 case SUNXI_SOC_H5:
117 if (use_rsb)
118 return -ENODEV;
119 pin_func = 0x22;
120 device_bit = BIT(6);
121 break;
122 case SUNXI_SOC_H6:
Andre Przywarabafb5612020-11-24 11:07:10 +0000123 case SUNXI_SOC_H616:
Samuel Hollandcb093f22020-12-13 22:34:10 -0600124 pin_func = use_rsb ? 0x22 : 0x33;
Andre Przywara67537762018-10-14 22:13:53 +0100125 device_bit = BIT(16);
Samuel Hollandcb093f22020-12-13 22:34:10 -0600126 reset_offset = use_rsb ? 0x1bc : 0x19c;
Andre Przywara67537762018-10-14 22:13:53 +0100127 break;
128 case SUNXI_SOC_A64:
129 pin_func = use_rsb ? 0x22 : 0x33;
130 device_bit = use_rsb ? BIT(3) : BIT(6);
131 break;
132 default:
133 INFO("R_I2C/RSB on Allwinner 0x%x SoC not supported\n", socid);
134 return -ENODEV;
135 }
136
137 /* un-gate R_PIO clock */
Andre Przywara2d42e5f2020-11-28 01:39:17 +0000138 if (socid != SUNXI_SOC_H6 && socid != SUNXI_SOC_H616)
Andre Przywara67537762018-10-14 22:13:53 +0100139 mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, BIT(0));
140
141 /* switch pins PL0 and PL1 to the desired function */
142 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x00, 0xffU, pin_func);
143
144 /* level 2 drive strength */
145 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x14, 0x0fU, 0xaU);
146
147 /* set both pins to pull-up */
148 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x1c, 0x0fU, 0x5U);
149
Andre Przywara67537762018-10-14 22:13:53 +0100150 /* un-gate clock */
Andre Przywara2d42e5f2020-11-28 01:39:17 +0000151 if (socid != SUNXI_SOC_H6 && socid != SUNXI_SOC_H616)
Andre Przywara67537762018-10-14 22:13:53 +0100152 mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, device_bit);
153 else
Samuel Hollandcb093f22020-12-13 22:34:10 -0600154 mmio_setbits_32(SUNXI_R_PRCM_BASE + reset_offset, BIT(0));
Andre Przywara67537762018-10-14 22:13:53 +0100155
Samuel Hollandf9da1342019-10-20 14:17:30 -0500156 /* assert, then de-assert reset of I2C/RSB controller */
157 mmio_clrbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
158 mmio_setbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
159
Andre Przywara67537762018-10-14 22:13:53 +0100160 return 0;
161}
Andre Przywaraabb7ce12020-09-25 16:42:06 +0100162
163int32_t plat_is_smccc_feature_available(u_register_t fid)
164{
165 switch (fid) {
166 case SMCCC_ARCH_SOC_ID:
167 return SMC_ARCH_CALL_SUCCESS;
168 default:
169 return SMC_ARCH_CALL_NOT_SUPPORTED;
170 }
171}
172
173int32_t plat_get_soc_version(void)
174{
175 int32_t ret;
176
177 ret = SOC_ID_SET_JEP_106(JEDEC_ALLWINNER_BKID, JEDEC_ALLWINNER_MFID);
178
179 return ret | (sunxi_read_soc_id() & SOC_ID_IMPL_DEF_MASK);
180}
181
182int32_t plat_get_soc_revision(void)
183{
184 uint32_t reg = mmio_read_32(SRAM_VER_REG);
185
186 return reg & GENMASK_32(7, 0);
187}