blob: 320124f07cfbad19355280183ed5b855c4c55a12 [file] [log] [blame]
developer2189d3a2020-04-17 17:14:23 +08001/*
2 * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10
11#define PLAT_PRIMARY_CPU 0x0
12
13#define MT_GIC_BASE 0x0c000000
14#define PLAT_MT_CCI_BASE 0x0c500000
15#define MCUCFG_BASE 0x0c530000
16
17#define IO_PHYS 0x10000000
18
19/* Aggregate of all devices for MMU mapping */
20#define MTK_DEV_RNG0_BASE IO_PHYS
21#define MTK_DEV_RNG0_SIZE 0x10000000
22#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000)
23#define MTK_DEV_RNG1_SIZE 0x10000000
24#define MTK_DEV_RNG2_BASE 0x0c000000
25#define MTK_DEV_RNG2_SIZE 0x600000
developera444a202020-06-15 16:41:03 +080026#define MTK_MCDI_SRAM_BASE 0x11B000
27#define MTK_MCDI_SRAM_MAP_SIZE 0x1000
developer2189d3a2020-04-17 17:14:23 +080028
developer47aad1c2021-02-09 11:28:00 +080029#define TOPCKGEN_BASE (IO_PHYS + 0x00000000)
30#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
31#define GPIO_BASE (IO_PHYS + 0x00005000)
32#define SPM_BASE (IO_PHYS + 0x00006000)
33#define APMIXEDSYS (IO_PHYS + 0x0000C000)
34#define DVFSRC_BASE (IO_PHYS + 0x00012000)
35#define PMIC_WRAP_BASE (IO_PHYS + 0x00026000)
36#define DEVAPC_INFRA_AO_BASE (IO_PHYS + 0x00030000)
37#define DEVAPC_PERI_AO_BASE (IO_PHYS + 0x00034000)
38#define DEVAPC_PERI_AO2_BASE (IO_PHYS + 0x00038000)
39#define DEVAPC_PERI_PAR_AO_BASE (IO_PHYS + 0x0003C000)
40#define EMI_BASE (IO_PHYS + 0x00219000)
41#define EMI_MPU_BASE (IO_PHYS + 0x00226000)
42#define SSPM_MBOX_BASE (IO_PHYS + 0x00480000)
43#define IOCFG_RM_BASE (IO_PHYS + 0x01C20000)
44#define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
45#define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
46#define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
47#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
48#define IOCFG_LB_BASE (IO_PHYS + 0x01E70000)
49#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
50#define IOCFG_LT_BASE (IO_PHYS + 0x01F20000)
51#define IOCFG_TL_BASE (IO_PHYS + 0x01F30000)
52#define MMSYS_BASE (IO_PHYS + 0x04000000)
developer2189d3a2020-04-17 17:14:23 +080053/*******************************************************************************
54 * UART related constants
55 ******************************************************************************/
56#define UART0_BASE (IO_PHYS + 0x01002000)
57#define UART1_BASE (IO_PHYS + 0x01003000)
58
59#define UART_BAUDRATE 115200
60
61/*******************************************************************************
62 * System counter frequency related constants
63 ******************************************************************************/
64#define SYS_COUNTER_FREQ_IN_TICKS 13000000
65#define SYS_COUNTER_FREQ_IN_MHZ 13
66
67/*******************************************************************************
christine.zhua22c10b2021-03-24 21:44:52 +080068 * GIC-600 & interrupt handling related constants
developerf9b56842020-06-09 13:38:35 +080069 ******************************************************************************/
70
71/* Base MTK_platform compatible GIC memory map */
72#define BASE_GICD_BASE MT_GIC_BASE
73#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
74
developer8273a602021-03-25 11:26:46 +080075#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
76#define CIRQ_REG_NUM 14
77#define CIRQ_IRQ_NUM 439
78#define CIRQ_SPI_START 64
79#define MD_WDT_IRQ_BIT_ID 110
80
developerf9b56842020-06-09 13:38:35 +080081/*******************************************************************************
developer2189d3a2020-04-17 17:14:23 +080082 * Platform binary types for linking
83 ******************************************************************************/
84#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
85#define PLATFORM_LINKER_ARCH aarch64
86
87/*******************************************************************************
88 * Generic platform constants
89 ******************************************************************************/
90#define PLATFORM_STACK_SIZE 0x800
91
developer0b0c04d2020-06-16 11:48:36 +080092#define PLAT_MAX_PWR_LVL U(3)
developer2189d3a2020-04-17 17:14:23 +080093#define PLAT_MAX_RET_STATE U(1)
developer0b0c04d2020-06-16 11:48:36 +080094#define PLAT_MAX_OFF_STATE U(9)
developer2189d3a2020-04-17 17:14:23 +080095
96#define PLATFORM_SYSTEM_COUNT U(1)
developer0b0c04d2020-06-16 11:48:36 +080097#define PLATFORM_MCUSYS_COUNT U(1)
developer2189d3a2020-04-17 17:14:23 +080098#define PLATFORM_CLUSTER_COUNT U(1)
99#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
100#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
101#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
102
Hsin-Yi Wange0bf3052020-08-27 13:48:48 +0800103#define SOC_CHIP_ID U(0x8192)
104
developer2189d3a2020-04-17 17:14:23 +0800105/*******************************************************************************
106 * Platform memory map related constants
107 ******************************************************************************/
108#define TZRAM_BASE 0x54600000
109#define TZRAM_SIZE 0x00030000
110
111/*******************************************************************************
112 * BL31 specific defines.
113 ******************************************************************************/
114/*
115 * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
116 * present). BL31_BASE is calculated using the current BL31 debug size plus a
117 * little space for growth.
118 */
119#define BL31_BASE (TZRAM_BASE + 0x1000)
120#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
121
122/*******************************************************************************
123 * Platform specific page table and MMU setup constants
124 ******************************************************************************/
125#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
126#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
127#define MAX_XLAT_TABLES 16
128#define MAX_MMAP_REGIONS 16
129
130/*******************************************************************************
131 * Declarations and constants to access the mailboxes safely. Each mailbox is
132 * aligned on the biggest cache line size in the platform. This is known only
133 * to the platform as it might have a combination of integrated and external
134 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
135 * line at any cache level. They could belong to different cpus/clusters &
136 * get written while being protected by different locks causing corruption of
137 * a valid mailbox address.
138 ******************************************************************************/
139#define CACHE_WRITEBACK_SHIFT 6
140#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
141#endif /* PLATFORM_DEF_H */