blob: 71087231fdfd964e9fc6967b5e3fab9918aaed52 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekarb8776152016-03-03 13:52:52 -08002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Varun Wadekarcad7b082015-12-28 18:12:59 -080031#include <arch_helpers.h>
32#include <assert.h>
Varun Wadekar94701ff2016-05-23 11:47:34 -070033#include <bl31.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080034#include <bl_common.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053035#include <console.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080036#include <context.h>
37#include <context_mgmt.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070038#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080039#include <debug.h>
40#include <denver.h>
41#include <interrupt_mgmt.h>
Varun Wadekar47ddd002016-03-28 16:00:02 -070042#include <mce.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080043#include <platform.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053044#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070045#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080046#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053047#include <xlat_tables.h>
48
Varun Wadekar4debe052016-05-18 13:39:16 -070049DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, L2CTLR_EL1)
50extern uint64_t tegra_enable_l2_ecc_parity_prot;
51
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080052/*******************************************************************************
53 * The Tegra power domain tree has a single system level power domain i.e. a
54 * single root node. The first entry in the power domain descriptor specifies
55 * the number of power domains at the highest power level.
56 *******************************************************************************
57 */
58const unsigned char tegra_power_domain_tree_desc[] = {
59 /* No of root nodes */
60 1,
61 /* No of clusters */
62 PLATFORM_CLUSTER_COUNT,
63 /* No of CPU cores - cluster0 */
64 PLATFORM_MAX_CPUS_PER_CLUSTER,
65 /* No of CPU cores - cluster1 */
66 PLATFORM_MAX_CPUS_PER_CLUSTER
67};
68
Varun Wadekar921b9062015-08-25 17:03:14 +053069/*
70 * Table of regions to map using the MMU.
71 */
72static const mmap_region_t tegra_mmap[] = {
73 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000, /* 64KB */
74 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekara0f26972016-03-11 17:18:51 -080075 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000, /* 128KB */
76 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053077 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000, /* 64KB */
78 MT_DEVICE | MT_RW | MT_SECURE),
79 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000, /* 64KB */
80 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar9db0ad12016-07-12 10:04:28 -070081 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000, /* 128KB - UART A, B*/
82 MT_DEVICE | MT_RW | MT_SECURE),
83 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000, /* 128KB - UART C, G */
84 MT_DEVICE | MT_RW | MT_SECURE),
85 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053086 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar4debe052016-05-18 13:39:16 -070087 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000, /* 64KB */
88 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053089 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000, /* 128KB */
90 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekarb8776152016-03-03 13:52:52 -080091 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000, /* 64KB */
92 MT_DEVICE | MT_RW | MT_SECURE),
93 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000, /* 64KB */
94 MT_DEVICE | MT_RW | MT_SECURE),
95 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000, /* 64KB */
96 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekare60f1bf2016-02-17 10:10:50 -080097 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000, /* 64KB */
98 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053099 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000, /* 256KB */
100 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekarb8776152016-03-03 13:52:52 -0800101 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000, /* 64KB */
102 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +0530103 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000, /* 384KB */
104 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekard64db962016-09-23 14:28:16 -0700105 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000, /* 128KB - ARM/Denver */
106 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar6cb25f92016-12-19 11:17:54 -0800107#if ENABLE_SMMU_DEVICE
Varun Wadekarb8776152016-03-03 13:52:52 -0800108 MAP_REGION_FLAT(TEGRA_SMMU_BASE, 0x1000000, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530109 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar6cb25f92016-12-19 11:17:54 -0800110#endif
Varun Wadekar921b9062015-08-25 17:03:14 +0530111 {0}
112};
113
114/*******************************************************************************
115 * Set up the pagetables as per the platform memory map & initialize the MMU
116 ******************************************************************************/
117const mmap_region_t *plat_get_mmio_map(void)
118{
119 /* MMIO space */
120 return tegra_mmap;
121}
122
123/*******************************************************************************
124 * Handler to get the System Counter Frequency
125 ******************************************************************************/
Varun Wadekaref8a4fe2016-06-02 14:26:13 -0700126unsigned int plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530127{
Varun Wadekar20c94292016-01-04 10:57:45 -0800128 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530129}
130
131/*******************************************************************************
132 * Maximum supported UART controllers
133 ******************************************************************************/
134#define TEGRA186_MAX_UART_PORTS 7
135
136/*******************************************************************************
137 * This variable holds the UART port base addresses
138 ******************************************************************************/
139static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
140 0, /* undefined - treated as an error case */
141 TEGRA_UARTA_BASE,
142 TEGRA_UARTB_BASE,
143 TEGRA_UARTC_BASE,
144 TEGRA_UARTD_BASE,
145 TEGRA_UARTE_BASE,
146 TEGRA_UARTF_BASE,
147 TEGRA_UARTG_BASE,
148};
149
150/*******************************************************************************
151 * Retrieve the UART controller base to be used as the console
152 ******************************************************************************/
153uint32_t plat_get_console_from_id(int id)
154{
155 if (id > TEGRA186_MAX_UART_PORTS)
156 return 0;
157
158 return tegra186_uart_addresses[id];
159}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800160
Varun Wadekar4debe052016-05-18 13:39:16 -0700161/* represent chip-version as concatenation of major (15:12), minor (11:8) and subrev (7:0) */
162#define TEGRA186_VER_A02P 0x1201
163
164/*******************************************************************************
165 * Handler for early platform setup
166 ******************************************************************************/
167void plat_early_platform_setup(void)
168{
169 int impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
Varun Wadekar5887c102016-07-19 11:29:40 -0700170 uint32_t chip_subrev, val;
Varun Wadekar4debe052016-05-18 13:39:16 -0700171
172 /* sanity check MCE firmware compatibility */
173 mce_verify_firmware_version();
174
175 /*
176 * Enable ECC and Parity Protection for Cortex-A57 CPUs
177 * for Tegra A02p SKUs
178 */
179 if (impl != DENVER_IMPL) {
180
181 /* get the major, minor and sub-version values */
Varun Wadekar4debe052016-05-18 13:39:16 -0700182 chip_subrev = mmio_read_32(TEGRA_FUSE_BASE + OPT_SUBREVISION) &
183 SUBREVISION_MASK;
184
185 /* prepare chip version number */
Varun Wadekar5887c102016-07-19 11:29:40 -0700186 val = (tegra_get_chipid_major() << 12) |
187 (tegra_get_chipid_minor() << 8) |
188 chip_subrev;
Varun Wadekar4debe052016-05-18 13:39:16 -0700189
190 /* enable L2 ECC for Tegra186 A02P and beyond */
191 if (val >= TEGRA186_VER_A02P) {
192
193 val = read_l2ctlr_el1();
194 val |= L2_ECC_PARITY_PROTECTION_BIT;
195 write_l2ctlr_el1(val);
196
197 /*
198 * Set the flag to enable ECC/Parity Protection
199 * when we exit System Suspend or Cluster Powerdn
200 */
201 tegra_enable_l2_ecc_parity_prot = 1;
202 }
203 }
204}
205
Varun Wadekarcad7b082015-12-28 18:12:59 -0800206/* Secure IRQs for Tegra186 */
207static const irq_sec_cfg_t tegra186_sec_irqs[] = {
208 {
209 TEGRA186_TOP_WDT_IRQ,
210 TEGRA186_SEC_IRQ_TARGET_MASK,
211 INTR_TYPE_EL3,
212 },
213 {
214 TEGRA186_AON_WDT_IRQ,
215 TEGRA186_SEC_IRQ_TARGET_MASK,
216 INTR_TYPE_EL3,
217 },
218};
219
220/*******************************************************************************
221 * Initialize the GIC and SGIs
222 ******************************************************************************/
223void plat_gic_setup(void)
224{
225 tegra_gic_setup(tegra186_sec_irqs,
226 sizeof(tegra186_sec_irqs) / sizeof(tegra186_sec_irqs[0]));
227
228 /*
229 * Initialize the FIQ handler only if the platform supports any
230 * FIQ interrupt sources.
231 */
232 if (sizeof(tegra186_sec_irqs) > 0)
233 tegra_fiq_handler_setup();
234}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700235
236/*******************************************************************************
237 * Return pointer to the BL31 params from previous bootloader
238 ******************************************************************************/
239bl31_params_t *plat_get_bl31_params(void)
240{
241 uint32_t val;
242
243 val = mmio_read_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV53_LO);
244
245 return (bl31_params_t *)(uintptr_t)val;
246}
247
248/*******************************************************************************
249 * Return pointer to the BL31 platform params from previous bootloader
250 ******************************************************************************/
251plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
252{
253 uint32_t val;
254
255 val = mmio_read_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV53_HI);
256
257 return (plat_params_from_bl2_t *)(uintptr_t)val;
258}