blob: 4d5e8b4b1f2e118e1cbeb0e3ffecbe99c706ec1d [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001#
Mikael Olsson7da66192021-02-12 17:30:22 +01002# Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005#
6
Soby Mathew0d268dc2016-07-11 14:13:56 +01007ifeq (${ARCH}, aarch64)
8 # On ARM standard platorms, the TSP can execute from Trusted SRAM, Trusted
9 # DRAM (if available) or the TZC secured area of DRAM.
Dimitris Papastamos8a418592018-01-02 10:25:50 +000010 # TZC secured DRAM is the default.
Dan Handley9df48042015-03-19 18:58:55 +000011
Dimitris Papastamos8a418592018-01-02 10:25:50 +000012 ARM_TSP_RAM_LOCATION ?= dram
Qixiang Xuc7b12c52017-10-13 09:04:12 +080013
Soby Mathew0d268dc2016-07-11 14:13:56 +010014 ifeq (${ARM_TSP_RAM_LOCATION}, tsram)
15 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
16 else ifeq (${ARM_TSP_RAM_LOCATION}, tdram)
17 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_DRAM_ID
18 else ifeq (${ARM_TSP_RAM_LOCATION}, dram)
19 ARM_TSP_RAM_LOCATION_ID = ARM_DRAM_ID
20 else
21 $(error "Unsupported ARM_TSP_RAM_LOCATION value")
22 endif
Dan Handley9df48042015-03-19 18:58:55 +000023
Soby Mathew0d268dc2016-07-11 14:13:56 +010024 # Process flags
Soby Mathew0d268dc2016-07-11 14:13:56 +010025 # Process ARM_BL31_IN_DRAM flag
26 ARM_BL31_IN_DRAM := 0
27 $(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
28 $(eval $(call add_define,ARM_BL31_IN_DRAM))
Roberto Vargasac6dc352017-10-20 10:46:23 +010029else
30 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
Soby Mathew0d268dc2016-07-11 14:13:56 +010031endif
Dan Handley9df48042015-03-19 18:58:55 +000032
Roberto Vargasac6dc352017-10-20 10:46:23 +010033$(eval $(call add_define,ARM_TSP_RAM_LOCATION_ID))
34
35
Soby Mathew7799cf72015-04-16 14:49:09 +010036# For the original power-state parameter format, the State-ID can be encoded
37# according to the recommended encoding or zero. This flag determines which
38# State-ID encoding to be parsed.
39ARM_RECOM_STATE_ID_ENC := 0
40
Douglas Raillard66933ff2016-11-07 17:29:34 +000041# If the PSCI_EXTENDED_STATE_ID is set, then ARM_RECOM_STATE_ID_ENC need to
42# be set. Else throw a build error.
Soby Mathew7799cf72015-04-16 14:49:09 +010043ifeq (${PSCI_EXTENDED_STATE_ID}, 1)
44 ifeq (${ARM_RECOM_STATE_ID_ENC}, 0)
Douglas Raillard66933ff2016-11-07 17:29:34 +000045 $(error Build option ARM_RECOM_STATE_ID_ENC needs to be set if \
46 PSCI_EXTENDED_STATE_ID is set for ARM platforms)
Soby Mathew7799cf72015-04-16 14:49:09 +010047 endif
48endif
49
50# Process ARM_RECOM_STATE_ID_ENC flag
51$(eval $(call assert_boolean,ARM_RECOM_STATE_ID_ENC))
52$(eval $(call add_define,ARM_RECOM_STATE_ID_ENC))
53
Juan Castillob6132f12015-10-06 14:01:35 +010054# Process ARM_DISABLE_TRUSTED_WDOG flag
55# By default, Trusted Watchdog is always enabled unless SPIN_ON_BL1_EXIT is set
56ARM_DISABLE_TRUSTED_WDOG := 0
57ifeq (${SPIN_ON_BL1_EXIT}, 1)
58ARM_DISABLE_TRUSTED_WDOG := 1
59endif
60$(eval $(call assert_boolean,ARM_DISABLE_TRUSTED_WDOG))
61$(eval $(call add_define,ARM_DISABLE_TRUSTED_WDOG))
62
Juan Castilloaadf19a2015-11-06 16:02:32 +000063# Process ARM_CONFIG_CNTACR
64ARM_CONFIG_CNTACR := 1
65$(eval $(call assert_boolean,ARM_CONFIG_CNTACR))
66$(eval $(call add_define,ARM_CONFIG_CNTACR))
67
David Wang0ba499f2016-03-07 11:02:57 +080068# Process ARM_BL31_IN_DRAM flag
69ARM_BL31_IN_DRAM := 0
70$(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
71$(eval $(call add_define,ARM_BL31_IN_DRAM))
72
Summer Qin93c812f2017-02-28 16:46:17 +000073# Process ARM_PLAT_MT flag
74ARM_PLAT_MT := 0
75$(eval $(call assert_boolean,ARM_PLAT_MT))
76$(eval $(call add_define,ARM_PLAT_MT))
77
Antonio Nino Diazf09d0032017-04-11 14:04:56 +010078# Use translation tables library v2 by default
79ARM_XLAT_TABLES_LIB_V1 := 0
80$(eval $(call assert_boolean,ARM_XLAT_TABLES_LIB_V1))
81$(eval $(call add_define,ARM_XLAT_TABLES_LIB_V1))
82
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010083# Don't have the Linux kernel as a BL33 image by default
84ARM_LINUX_KERNEL_AS_BL33 := 0
85$(eval $(call assert_boolean,ARM_LINUX_KERNEL_AS_BL33))
86$(eval $(call add_define,ARM_LINUX_KERNEL_AS_BL33))
87
88ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
Andre Przywara6a3ac4e2021-02-08 17:40:48 +000089 ifneq (${ARCH},aarch64)
Manish Pandey37c4ec22018-11-02 13:28:25 +000090 ifneq (${RESET_TO_SP_MIN},1)
91 $(error "ARM_LINUX_KERNEL_AS_BL33 is only available if RESET_TO_SP_MIN=1.")
92 endif
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010093 endif
94 ifndef PRELOADED_BL33_BASE
95 $(error "PRELOADED_BL33_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is used.")
96 endif
97 ifndef ARM_PRELOADED_DTB_BASE
98 $(error "ARM_PRELOADED_DTB_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is used.")
99 endif
100 $(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
101endif
102
Mikael Olsson7da66192021-02-12 17:30:22 +0100103# Arm Ethos-N NPU SiP service
104ARM_ETHOSN_NPU_DRIVER := 0
105$(eval $(call assert_boolean,ARM_ETHOSN_NPU_DRIVER))
106$(eval $(call add_define,ARM_ETHOSN_NPU_DRIVER))
107
Antonio Nino Diaz01b6cb92017-05-24 14:11:07 +0100108# Use an implementation of SHA-256 with a smaller memory footprint but reduced
109# speed.
110$(eval $(call add_define,MBEDTLS_SHA256_SMALLER))
111
Summer Qin80726782017-04-20 16:28:39 +0100112# Add the build options to pack Trusted OS Extra1 and Trusted OS Extra2 images
113# in the FIP if the platform requires.
114ifneq ($(BL32_EXTRA1),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900115$(eval $(call TOOL_ADD_IMG,bl32_extra1,--tos-fw-extra1))
Summer Qin80726782017-04-20 16:28:39 +0100116endif
117ifneq ($(BL32_EXTRA2),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900118$(eval $(call TOOL_ADD_IMG,bl32_extra2,--tos-fw-extra2))
Summer Qin80726782017-04-20 16:28:39 +0100119endif
120
Soby Mathew421dbc42016-05-23 16:07:53 +0100121# Enable PSCI_STAT_COUNT/RESIDENCY APIs on ARM platforms
Soby Mathew0d268dc2016-07-11 14:13:56 +0100122ENABLE_PSCI_STAT := 1
dp-arm66abfbe2017-01-31 13:01:04 +0000123ENABLE_PMF := 1
Soby Mathew421dbc42016-05-23 16:07:53 +0100124
Alexei Fedorov2381d2e2020-09-01 15:38:32 +0100125# Override the standard libc with optimised libc_asm
126OVERRIDE_LIBC := 1
127ifeq (${OVERRIDE_LIBC},1)
128 include lib/libc/libc_asm.mk
129endif
130
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100131# On ARM platforms, separate the code and read-only data sections to allow
132# mapping the former as executable and the latter as execute-never.
133SEPARATE_CODE_AND_RODATA := 1
134
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600135# On ARM platforms, disable SEPARATE_NOBITS_REGION by default. Both PROGBITS
136# and NOBITS sections of BL31 image are adjacent to each other and loaded
137# into Trusted SRAM.
138SEPARATE_NOBITS_REGION := 0
139
140# In order to support SEPARATE_NOBITS_REGION for Arm platforms, we need to load
141# BL31 PROGBITS into secure DRAM space and BL31 NOBITS into SRAM. Hence mandate
142# the build to require that ARM_BL31_IN_DRAM is enabled as well.
143ifeq ($(SEPARATE_NOBITS_REGION),1)
144 ifneq ($(ARM_BL31_IN_DRAM),1)
145 $(error For SEPARATE_NOBITS_REGION, ARM_BL31_IN_DRAM must be enabled)
146 endif
147 ifneq ($(RECLAIM_INIT_CODE),0)
148 $(error For SEPARATE_NOBITS_REGION, RECLAIM_INIT_CODE cannot be supported)
149 endif
150endif
151
Soby Mathew7e4d6652017-05-10 11:50:30 +0100152# Disable ARM Cryptocell by default
153ARM_CRYPTOCELL_INTEG := 0
154$(eval $(call assert_boolean,ARM_CRYPTOCELL_INTEG))
155$(eval $(call add_define,ARM_CRYPTOCELL_INTEG))
156
Manish Pandey928da862021-06-10 15:22:48 +0100157# Enable PIE support for RESET_TO_BL31/RESET_TO_SP_MIN case
158ifneq ($(filter 1,${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
159 ENABLE_PIE := 1
Manish Pandey2207e932019-11-06 13:17:46 +0000160endif
161
Soby Mathewb9856482018-09-18 11:42:42 +0100162# CryptoCell integration relies on coherent buffers for passing data from
163# the AP CPU to the CryptoCell
164ifeq (${ARM_CRYPTOCELL_INTEG},1)
165 ifeq (${USE_COHERENT_MEM},0)
166 $(error "ARM_CRYPTOCELL_INTEG needs USE_COHERENT_MEM to be set.")
167 endif
168endif
169
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000170# Disable GPT parser support, use FIP image by default
171ARM_GPT_SUPPORT := 0
172$(eval $(call assert_boolean,ARM_GPT_SUPPORT))
173$(eval $(call add_define,ARM_GPT_SUPPORT))
174
175# Include necessary sources to parse GPT image
176ifeq (${ARM_GPT_SUPPORT}, 1)
177 BL2_SOURCES += drivers/partition/gpt.c \
178 drivers/partition/partition.c
179endif
180
Manish V Badarkhe7a867922021-04-22 14:41:27 +0100181# Enable CRC instructions via extension for ARMv8-A CPUs.
182# For ARMv8.1-A, and onwards CRC instructions are default enabled.
183# Enable HW computed CRC support unconditionally in BL2 component.
184ifeq (${ARM_ARCH_MINOR},0)
185 BL2_CPPFLAGS += -march=armv8-a+crc
186endif
187
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100188ifeq ($(PSA_FWU_SUPPORT),1)
189 # GPT support is recommended as per PSA FWU specification hence
190 # PSA FWU implementation is tightly coupled with GPT support,
191 # and it does not support other formats.
192 ifneq ($(ARM_GPT_SUPPORT),1)
193 $(error For PSA_FWU_SUPPORT, ARM_GPT_SUPPORT must be enabled)
194 endif
195 FWU_MK := drivers/fwu/fwu.mk
196 $(info Including ${FWU_MK})
197 include ${FWU_MK}
198endif
199
Soby Mathew0d268dc2016-07-11 14:13:56 +0100200ifeq (${ARCH}, aarch64)
201PLAT_INCLUDES += -Iinclude/plat/arm/common/aarch64
202endif
Dan Handley9df48042015-03-19 18:58:55 +0000203
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100204PLAT_BL_COMMON_SOURCES += plat/arm/common/${ARCH}/arm_helpers.S \
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100205 plat/arm/common/arm_common.c \
206 plat/arm/common/arm_console.c
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100207
208ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
209PLAT_BL_COMMON_SOURCES += lib/xlat_tables/xlat_tables_common.c \
210 lib/xlat_tables/${ARCH}/xlat_tables.c
211else
Antonio Nino Diaz719bf852017-02-23 17:22:58 +0000212include lib/xlat_tables_v2/xlat_tables.mk
213
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100214PLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS}
215endif
Dan Handley9df48042015-03-19 18:58:55 +0000216
Louis Mayencourt6b232d92020-02-28 16:57:30 +0000217ARM_IO_SOURCES += plat/arm/common/arm_io_storage.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100218 plat/arm/common/fconf/arm_fconf_io.c
Olivier Deprez93df21f2020-01-23 11:24:33 +0100219ifeq (${SPD},spmd)
Olivier Deprez042db532020-03-19 09:27:11 +0100220 ifeq (${SPMD_SPM_AT_SEL2},1)
221 ARM_IO_SOURCES += plat/arm/common/fconf/arm_fconf_sp.c
222 endif
Olivier Deprez93df21f2020-01-23 11:24:33 +0100223endif
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100224
Aditya Angadi20b48412019-04-16 11:29:14 +0530225BL1_SOURCES += drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000226 drivers/io/io_memmap.c \
227 drivers/io/io_storage.c \
228 plat/arm/common/arm_bl1_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000229 plat/arm/common/arm_err.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100230 ${ARM_IO_SOURCES}
231
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000232ifdef EL3_PAYLOAD_BASE
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100233# Need the plat_arm_program_trusted_mailbox() function to release secondary CPUs from
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000234# their holding pen
235BL1_SOURCES += plat/arm/common/arm_pm.c
236endif
Dan Handley9df48042015-03-19 18:58:55 +0000237
Soby Mathew1ced6b82017-06-12 12:37:10 +0100238BL2_SOURCES += drivers/delay_timer/delay_timer.c \
239 drivers/delay_timer/generic_delay_timer.c \
240 drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000241 drivers/io/io_memmap.c \
242 drivers/io/io_storage.c \
243 plat/arm/common/arm_bl2_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000244 plat/arm/common/arm_err.c \
Manish V Badarkhea26bf352021-07-02 20:29:56 +0100245 common/tf_crc32.c \
Louis Mayencourtbadcac82019-10-24 15:18:46 +0100246 ${ARM_IO_SOURCES}
Roberto Vargas52207802017-11-17 13:22:18 +0000247
Louis Mayencourt944ade82019-08-08 12:03:26 +0100248# Firmware Configuration Framework sources
249include lib/fconf/fconf.mk
Roberto Vargas52207802017-11-17 13:22:18 +0000250
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000251# Add `libfdt` and Arm common helpers required for Dynamic Config
252include lib/libfdt/libfdt.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100253
254DYN_CFG_SOURCES += plat/arm/common/arm_dyn_cfg.c \
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000255 plat/arm/common/arm_dyn_cfg_helpers.c \
David Horstmannb2df4c12021-04-08 14:50:21 +0100256 common/fdt_wrappers.c \
257 common/uuid.c
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000258
Soby Mathew45e39e22018-03-26 15:16:46 +0100259BL1_SOURCES += ${DYN_CFG_SOURCES}
260BL2_SOURCES += ${DYN_CFG_SOURCES}
261
Roberto Vargas52207802017-11-17 13:22:18 +0000262ifeq (${BL2_AT_EL3},1)
263BL2_SOURCES += plat/arm/common/arm_bl2_el3_setup.c
264endif
265
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000266# Because BL1/BL2 execute in AArch64 mode but BL32 in AArch32 we need to use
267# the AArch32 descriptors.
268ifeq (${JUNO_AARCH32_EL3_RUNTIME},1)
269BL2_SOURCES += plat/arm/common/aarch32/arm_bl2_mem_params_desc.c
270else
Abdellatif El Khlifiad9b8e52021-04-21 17:20:43 +0100271ifeq ($(filter ${TARGET_PLATFORM}, fpga fvp),)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000272BL2_SOURCES += plat/arm/common/${ARCH}/arm_bl2_mem_params_desc.c
273endif
Abdellatif El Khlifiad9b8e52021-04-21 17:20:43 +0100274endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000275BL2_SOURCES += plat/arm/common/arm_image_load.c \
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100276 common/desc_image_load.c
Summer Qin9db8f2e2017-04-24 16:49:28 +0100277ifeq (${SPD},opteed)
278BL2_SOURCES += lib/optee/optee_utils.c
279endif
Dan Handley9df48042015-03-19 18:58:55 +0000280
Soby Mathew1ced6b82017-06-12 12:37:10 +0100281BL2U_SOURCES += drivers/delay_timer/delay_timer.c \
282 drivers/delay_timer/generic_delay_timer.c \
283 plat/arm/common/arm_bl2u_setup.c
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100284
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000285BL31_SOURCES += plat/arm/common/arm_bl31_setup.c \
Dan Handley9df48042015-03-19 18:58:55 +0000286 plat/arm/common/arm_pm.c \
Dan Handley9df48042015-03-19 18:58:55 +0000287 plat/arm/common/arm_topology.c \
Soby Mathewf6c41082016-05-03 12:31:18 +0100288 plat/common/plat_psci_common.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100289
Mikael Olsson7da66192021-02-12 17:30:22 +0100290ifneq ($(filter 1,${ENABLE_PMF} ${ARM_ETHOSN_NPU_DRIVER}),)
291ARM_SVC_HANDLER_SRCS :=
292
293ifeq (${ENABLE_PMF},1)
294ARM_SVC_HANDLER_SRCS += lib/pmf/pmf_smc.c
295endif
296
297ifeq (${ARM_ETHOSN_NPU_DRIVER},1)
298ARM_SVC_HANDLER_SRCS += plat/arm/common/fconf/fconf_ethosn_getter.c \
299 drivers/delay_timer/delay_timer.c \
300 drivers/arm/ethosn/ethosn_smc.c
301endif
302
Bence Szépkúti16362c62019-10-24 15:53:23 +0200303ifeq (${ARCH}, aarch64)
304BL31_SOURCES += plat/arm/common/aarch64/execution_state_switch.c\
305 plat/arm/common/arm_sip_svc.c \
Mikael Olsson7da66192021-02-12 17:30:22 +0100306 ${ARM_SVC_HANDLER_SRCS}
Bence Szépkúti78dc10c2019-11-07 12:09:24 +0100307else
308BL32_SOURCES += plat/arm/common/arm_sip_svc.c \
Mikael Olsson7da66192021-02-12 17:30:22 +0100309 ${ARM_SVC_HANDLER_SRCS}
dp-arm1cebefd2016-09-19 11:21:03 +0100310endif
Bence Szépkúti16362c62019-10-24 15:53:23 +0200311endif
dp-arm1cebefd2016-09-19 11:21:03 +0100312
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100313ifeq (${EL3_EXCEPTION_HANDLING},1)
Sandeep Tripathy1c478392020-08-12 18:42:13 +0530314BL31_SOURCES += plat/common/aarch64/plat_ehf.c
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100315endif
316
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100317ifeq (${SDEI_SUPPORT},1)
318BL31_SOURCES += plat/arm/common/aarch64/arm_sdei.c
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100319ifeq (${SDEI_IN_FCONF},1)
320BL31_SOURCES += plat/arm/common/fconf/fconf_sdei_getter.c
321endif
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100322endif
323
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000324# RAS sources
325ifeq (${RAS_EXTENSION},1)
326BL31_SOURCES += lib/extensions/ras/std_err_record.c \
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100327 lib/extensions/ras/ras_common.c
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000328endif
329
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000330# Pointer Authentication sources
331ifeq (${ENABLE_PAUTH}, 1)
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100332PLAT_BL_COMMON_SOURCES += plat/arm/common/aarch64/arm_pauth.c \
333 lib/extensions/pauth/pauth_helpers.S
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000334endif
335
Achin Gupta60b7b8a2019-10-11 15:50:43 +0100336ifeq (${SPD},spmd)
337BL31_SOURCES += plat/common/plat_spmd_manifest.c \
338 common/fdt_wrappers.c \
David Horstmannb2df4c12021-04-08 14:50:21 +0100339 common/uuid.c \
Achin Gupta60b7b8a2019-10-11 15:50:43 +0100340 ${LIBFDT_SRCS}
341
342endif
343
Juan Castilloa08a5e72015-05-19 11:54:12 +0100344ifneq (${TRUSTED_BOARD_BOOT},0)
345
Juan Castilloa08a5e72015-05-19 11:54:12 +0100346 # Include common TBB sources
347 AUTH_SOURCES := drivers/auth/auth_mod.c \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000348 drivers/auth/crypto_mod.c \
349 drivers/auth/img_parser_mod.c \
Louis Mayencourt4da9b312019-09-30 10:57:24 +0100350 lib/fconf/fconf_tbbr_getter.c
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100351
352 # Include the selected chain of trust sources.
353 ifeq (${COT},tbbr)
Manish V Badarkhe39317ab2020-07-23 10:43:57 +0100354 BL1_SOURCES += drivers/auth/tbbr/tbbr_cot_common.c \
355 drivers/auth/tbbr/tbbr_cot_bl1.c
356 ifneq (${COT_DESC_IN_DTB},0)
357 BL2_SOURCES += lib/fconf/fconf_cot_getter.c
358 else
359 BL2_SOURCES += drivers/auth/tbbr/tbbr_cot_common.c \
360 drivers/auth/tbbr/tbbr_cot_bl2.c
361 endif
Sandrine Bailleux012f8712020-02-06 14:59:33 +0100362 else ifeq (${COT},dualroot)
363 AUTH_SOURCES += drivers/auth/dualroot/cot.c
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100364 else
365 $(error Unknown chain of trust ${COT})
366 endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100367
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000368 BL1_SOURCES += ${AUTH_SOURCES} \
369 bl1/tbbr/tbbr_img_desc.c \
dp-armb3e85802016-12-12 14:48:13 +0000370 plat/arm/common/arm_bl1_fwu.c \
371 plat/common/tbbr/plat_tbbr.c
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100372
dp-armb3e85802016-12-12 14:48:13 +0000373 BL2_SOURCES += ${AUTH_SOURCES} \
Manish V Badarkhefe46f5f2020-05-27 09:39:42 +0100374 plat/common/tbbr/plat_tbbr.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100375
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900376 $(eval $(call TOOL_ADD_IMG,ns_bl2u,--fwu,FWU_))
Yatharth Kochard1a93432015-10-12 12:33:47 +0100377
Juan Castilloa08a5e72015-05-19 11:54:12 +0100378 # We expect to locate the *.mk files under the directories specified below
Soby Mathew7e4d6652017-05-10 11:50:30 +0100379ifeq (${ARM_CRYPTOCELL_INTEG},0)
Juan Castilloa08a5e72015-05-19 11:54:12 +0100380 CRYPTO_LIB_MK := drivers/auth/mbedtls/mbedtls_crypto.mk
Soby Mathew7e4d6652017-05-10 11:50:30 +0100381else
382 CRYPTO_LIB_MK := drivers/auth/cryptocell/cryptocell_crypto.mk
383endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100384 IMG_PARSER_LIB_MK := drivers/auth/mbedtls/mbedtls_x509.mk
385
386 $(info Including ${CRYPTO_LIB_MK})
387 include ${CRYPTO_LIB_MK}
388
389 $(info Including ${IMG_PARSER_LIB_MK})
390 include ${IMG_PARSER_LIB_MK}
391
392endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100393
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100394ifeq (${RECLAIM_INIT_CODE}, 1)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100395 ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
396 $(error "To reclaim init code xlat tables v2 must be used")
397 endif
398endif
Alexei Fedorov71d81dc2020-07-13 13:58:06 +0100399
400ifeq (${MEASURED_BOOT},1)
401 MEASURED_BOOT_MK := drivers/measured_boot/measured_boot.mk
402 $(info Including ${MEASURED_BOOT_MK})
403 include ${MEASURED_BOOT_MK}
404endif