blob: ceff6e2bbf863ea36f89c07cd8111fbe34cf3948 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001#
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +01002# Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003#
dp-armfa3cf0b2017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005#
6
Soby Mathew0d268dc2016-07-11 14:13:56 +01007ifeq (${ARCH}, aarch64)
8 # On ARM standard platorms, the TSP can execute from Trusted SRAM, Trusted
9 # DRAM (if available) or the TZC secured area of DRAM.
Dimitris Papastamos8a418592018-01-02 10:25:50 +000010 # TZC secured DRAM is the default.
Dan Handley9df48042015-03-19 18:58:55 +000011
Dimitris Papastamos8a418592018-01-02 10:25:50 +000012 ARM_TSP_RAM_LOCATION ?= dram
Qixiang Xuc7b12c52017-10-13 09:04:12 +080013
Soby Mathew0d268dc2016-07-11 14:13:56 +010014 ifeq (${ARM_TSP_RAM_LOCATION}, tsram)
15 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
16 else ifeq (${ARM_TSP_RAM_LOCATION}, tdram)
17 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_DRAM_ID
18 else ifeq (${ARM_TSP_RAM_LOCATION}, dram)
19 ARM_TSP_RAM_LOCATION_ID = ARM_DRAM_ID
20 else
21 $(error "Unsupported ARM_TSP_RAM_LOCATION value")
22 endif
Dan Handley9df48042015-03-19 18:58:55 +000023
Soby Mathew0d268dc2016-07-11 14:13:56 +010024 # Process flags
Soby Mathew0d268dc2016-07-11 14:13:56 +010025 # Process ARM_BL31_IN_DRAM flag
26 ARM_BL31_IN_DRAM := 0
27 $(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
28 $(eval $(call add_define,ARM_BL31_IN_DRAM))
Roberto Vargasac6dc352017-10-20 10:46:23 +010029else
30 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID
Soby Mathew0d268dc2016-07-11 14:13:56 +010031endif
Dan Handley9df48042015-03-19 18:58:55 +000032
Roberto Vargasac6dc352017-10-20 10:46:23 +010033$(eval $(call add_define,ARM_TSP_RAM_LOCATION_ID))
34
35
Soby Mathew7799cf72015-04-16 14:49:09 +010036# For the original power-state parameter format, the State-ID can be encoded
37# according to the recommended encoding or zero. This flag determines which
38# State-ID encoding to be parsed.
39ARM_RECOM_STATE_ID_ENC := 0
40
Douglas Raillard66933ff2016-11-07 17:29:34 +000041# If the PSCI_EXTENDED_STATE_ID is set, then ARM_RECOM_STATE_ID_ENC need to
42# be set. Else throw a build error.
Soby Mathew7799cf72015-04-16 14:49:09 +010043ifeq (${PSCI_EXTENDED_STATE_ID}, 1)
44 ifeq (${ARM_RECOM_STATE_ID_ENC}, 0)
Douglas Raillard66933ff2016-11-07 17:29:34 +000045 $(error Build option ARM_RECOM_STATE_ID_ENC needs to be set if \
46 PSCI_EXTENDED_STATE_ID is set for ARM platforms)
Soby Mathew7799cf72015-04-16 14:49:09 +010047 endif
48endif
49
50# Process ARM_RECOM_STATE_ID_ENC flag
51$(eval $(call assert_boolean,ARM_RECOM_STATE_ID_ENC))
52$(eval $(call add_define,ARM_RECOM_STATE_ID_ENC))
53
Juan Castillob6132f12015-10-06 14:01:35 +010054# Process ARM_DISABLE_TRUSTED_WDOG flag
55# By default, Trusted Watchdog is always enabled unless SPIN_ON_BL1_EXIT is set
56ARM_DISABLE_TRUSTED_WDOG := 0
57ifeq (${SPIN_ON_BL1_EXIT}, 1)
58ARM_DISABLE_TRUSTED_WDOG := 1
59endif
60$(eval $(call assert_boolean,ARM_DISABLE_TRUSTED_WDOG))
61$(eval $(call add_define,ARM_DISABLE_TRUSTED_WDOG))
62
Juan Castilloaadf19a2015-11-06 16:02:32 +000063# Process ARM_CONFIG_CNTACR
64ARM_CONFIG_CNTACR := 1
65$(eval $(call assert_boolean,ARM_CONFIG_CNTACR))
66$(eval $(call add_define,ARM_CONFIG_CNTACR))
67
David Wang0ba499f2016-03-07 11:02:57 +080068# Process ARM_BL31_IN_DRAM flag
69ARM_BL31_IN_DRAM := 0
70$(eval $(call assert_boolean,ARM_BL31_IN_DRAM))
71$(eval $(call add_define,ARM_BL31_IN_DRAM))
72
Summer Qin93c812f2017-02-28 16:46:17 +000073# Process ARM_PLAT_MT flag
74ARM_PLAT_MT := 0
75$(eval $(call assert_boolean,ARM_PLAT_MT))
76$(eval $(call add_define,ARM_PLAT_MT))
77
Antonio Nino Diazf09d0032017-04-11 14:04:56 +010078# Use translation tables library v2 by default
79ARM_XLAT_TABLES_LIB_V1 := 0
80$(eval $(call assert_boolean,ARM_XLAT_TABLES_LIB_V1))
81$(eval $(call add_define,ARM_XLAT_TABLES_LIB_V1))
82
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010083# Don't have the Linux kernel as a BL33 image by default
84ARM_LINUX_KERNEL_AS_BL33 := 0
85$(eval $(call assert_boolean,ARM_LINUX_KERNEL_AS_BL33))
86$(eval $(call add_define,ARM_LINUX_KERNEL_AS_BL33))
87
88ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
Manish Pandey37c4ec22018-11-02 13:28:25 +000089 ifeq (${ARCH},aarch64)
90 ifneq (${RESET_TO_BL31},1)
91 $(error "ARM_LINUX_KERNEL_AS_BL33 is only available if RESET_TO_BL31=1.")
92 endif
93 else
94 ifneq (${RESET_TO_SP_MIN},1)
95 $(error "ARM_LINUX_KERNEL_AS_BL33 is only available if RESET_TO_SP_MIN=1.")
96 endif
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010097 endif
98 ifndef PRELOADED_BL33_BASE
99 $(error "PRELOADED_BL33_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is used.")
100 endif
101 ifndef ARM_PRELOADED_DTB_BASE
102 $(error "ARM_PRELOADED_DTB_BASE must be set if ARM_LINUX_KERNEL_AS_BL33 is used.")
103 endif
104 $(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
105endif
106
Antonio Nino Diaz01b6cb92017-05-24 14:11:07 +0100107# Use an implementation of SHA-256 with a smaller memory footprint but reduced
108# speed.
109$(eval $(call add_define,MBEDTLS_SHA256_SMALLER))
110
Summer Qin80726782017-04-20 16:28:39 +0100111# Add the build options to pack Trusted OS Extra1 and Trusted OS Extra2 images
112# in the FIP if the platform requires.
113ifneq ($(BL32_EXTRA1),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900114$(eval $(call TOOL_ADD_IMG,bl32_extra1,--tos-fw-extra1))
Summer Qin80726782017-04-20 16:28:39 +0100115endif
116ifneq ($(BL32_EXTRA2),)
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900117$(eval $(call TOOL_ADD_IMG,bl32_extra2,--tos-fw-extra2))
Summer Qin80726782017-04-20 16:28:39 +0100118endif
119
Soby Mathew421dbc42016-05-23 16:07:53 +0100120# Enable PSCI_STAT_COUNT/RESIDENCY APIs on ARM platforms
Soby Mathew0d268dc2016-07-11 14:13:56 +0100121ENABLE_PSCI_STAT := 1
dp-arm66abfbe2017-01-31 13:01:04 +0000122ENABLE_PMF := 1
Soby Mathew421dbc42016-05-23 16:07:53 +0100123
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100124# On ARM platforms, separate the code and read-only data sections to allow
125# mapping the former as executable and the latter as execute-never.
126SEPARATE_CODE_AND_RODATA := 1
127
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600128# On ARM platforms, disable SEPARATE_NOBITS_REGION by default. Both PROGBITS
129# and NOBITS sections of BL31 image are adjacent to each other and loaded
130# into Trusted SRAM.
131SEPARATE_NOBITS_REGION := 0
132
133# In order to support SEPARATE_NOBITS_REGION for Arm platforms, we need to load
134# BL31 PROGBITS into secure DRAM space and BL31 NOBITS into SRAM. Hence mandate
135# the build to require that ARM_BL31_IN_DRAM is enabled as well.
136ifeq ($(SEPARATE_NOBITS_REGION),1)
137 ifneq ($(ARM_BL31_IN_DRAM),1)
138 $(error For SEPARATE_NOBITS_REGION, ARM_BL31_IN_DRAM must be enabled)
139 endif
140 ifneq ($(RECLAIM_INIT_CODE),0)
141 $(error For SEPARATE_NOBITS_REGION, RECLAIM_INIT_CODE cannot be supported)
142 endif
143endif
144
Soby Mathew7e4d6652017-05-10 11:50:30 +0100145# Disable ARM Cryptocell by default
146ARM_CRYPTOCELL_INTEG := 0
147$(eval $(call assert_boolean,ARM_CRYPTOCELL_INTEG))
148$(eval $(call add_define,ARM_CRYPTOCELL_INTEG))
149
Manish Pandey2207e932019-11-06 13:17:46 +0000150# Enable PIE support for RESET_TO_BL31 case
151ifeq (${RESET_TO_BL31},1)
152 ENABLE_PIE := 1
153endif
154
Soby Mathewb9856482018-09-18 11:42:42 +0100155# CryptoCell integration relies on coherent buffers for passing data from
156# the AP CPU to the CryptoCell
157ifeq (${ARM_CRYPTOCELL_INTEG},1)
158 ifeq (${USE_COHERENT_MEM},0)
159 $(error "ARM_CRYPTOCELL_INTEG needs USE_COHERENT_MEM to be set.")
160 endif
161endif
162
Soby Mathew0d268dc2016-07-11 14:13:56 +0100163ifeq (${ARCH}, aarch64)
164PLAT_INCLUDES += -Iinclude/plat/arm/common/aarch64
165endif
Dan Handley9df48042015-03-19 18:58:55 +0000166
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100167PLAT_BL_COMMON_SOURCES += plat/arm/common/${ARCH}/arm_helpers.S \
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100168 plat/arm/common/arm_common.c \
169 plat/arm/common/arm_console.c
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100170
171ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
172PLAT_BL_COMMON_SOURCES += lib/xlat_tables/xlat_tables_common.c \
173 lib/xlat_tables/${ARCH}/xlat_tables.c
174else
Antonio Nino Diaz719bf852017-02-23 17:22:58 +0000175include lib/xlat_tables_v2/xlat_tables.mk
176
Antonio Nino Diazf09d0032017-04-11 14:04:56 +0100177PLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS}
178endif
Dan Handley9df48042015-03-19 18:58:55 +0000179
Aditya Angadi20b48412019-04-16 11:29:14 +0530180BL1_SOURCES += drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000181 drivers/io/io_memmap.c \
182 drivers/io/io_storage.c \
183 plat/arm/common/arm_bl1_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000184 plat/arm/common/arm_err.c \
dp-arm230011c2017-03-07 11:02:47 +0000185 plat/arm/common/arm_io_storage.c
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000186ifdef EL3_PAYLOAD_BASE
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100187# Need the plat_arm_program_trusted_mailbox() function to release secondary CPUs from
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000188# their holding pen
189BL1_SOURCES += plat/arm/common/arm_pm.c
190endif
Dan Handley9df48042015-03-19 18:58:55 +0000191
Soby Mathew1ced6b82017-06-12 12:37:10 +0100192BL2_SOURCES += drivers/delay_timer/delay_timer.c \
193 drivers/delay_timer/generic_delay_timer.c \
194 drivers/io/io_fip.c \
Dan Handley9df48042015-03-19 18:58:55 +0000195 drivers/io/io_memmap.c \
196 drivers/io/io_storage.c \
197 plat/arm/common/arm_bl2_setup.c \
Soby Mathew94273572018-03-07 11:32:04 +0000198 plat/arm/common/arm_err.c \
dp-arm230011c2017-03-07 11:02:47 +0000199 plat/arm/common/arm_io_storage.c
Roberto Vargas52207802017-11-17 13:22:18 +0000200
Louis Mayencourt944ade82019-08-08 12:03:26 +0100201# Firmware Configuration Framework sources
202include lib/fconf/fconf.mk
203
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000204# Add `libfdt` and Arm common helpers required for Dynamic Config
205include lib/libfdt/libfdt.mk
Soby Mathew45e39e22018-03-26 15:16:46 +0100206
207DYN_CFG_SOURCES += plat/arm/common/arm_dyn_cfg.c \
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000208 plat/arm/common/arm_dyn_cfg_helpers.c \
Roberto Vargas27bc9f92018-05-08 10:27:10 +0100209 common/fdt_wrappers.c
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000210
Soby Mathew45e39e22018-03-26 15:16:46 +0100211BL1_SOURCES += ${DYN_CFG_SOURCES}
212BL2_SOURCES += ${DYN_CFG_SOURCES}
213
Roberto Vargas52207802017-11-17 13:22:18 +0000214ifeq (${BL2_AT_EL3},1)
215BL2_SOURCES += plat/arm/common/arm_bl2_el3_setup.c
216endif
217
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000218# Because BL1/BL2 execute in AArch64 mode but BL32 in AArch32 we need to use
219# the AArch32 descriptors.
220ifeq (${JUNO_AARCH32_EL3_RUNTIME},1)
221BL2_SOURCES += plat/arm/common/aarch32/arm_bl2_mem_params_desc.c
222else
223BL2_SOURCES += plat/arm/common/${ARCH}/arm_bl2_mem_params_desc.c
224endif
225BL2_SOURCES += plat/arm/common/arm_image_load.c \
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100226 common/desc_image_load.c
Summer Qin9db8f2e2017-04-24 16:49:28 +0100227ifeq (${SPD},opteed)
228BL2_SOURCES += lib/optee/optee_utils.c
229endif
Dan Handley9df48042015-03-19 18:58:55 +0000230
Soby Mathew1ced6b82017-06-12 12:37:10 +0100231BL2U_SOURCES += drivers/delay_timer/delay_timer.c \
232 drivers/delay_timer/generic_delay_timer.c \
233 plat/arm/common/arm_bl2u_setup.c
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100234
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000235BL31_SOURCES += plat/arm/common/arm_bl31_setup.c \
Dan Handley9df48042015-03-19 18:58:55 +0000236 plat/arm/common/arm_pm.c \
Dan Handley9df48042015-03-19 18:58:55 +0000237 plat/arm/common/arm_topology.c \
Soby Mathewf6c41082016-05-03 12:31:18 +0100238 plat/common/plat_psci_common.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100239
dp-arm1cebefd2016-09-19 11:21:03 +0100240ifeq (${ENABLE_PMF}, 1)
Bence Szépkúti16362c62019-10-24 15:53:23 +0200241ifeq (${ARCH}, aarch64)
242BL31_SOURCES += plat/arm/common/aarch64/execution_state_switch.c\
243 plat/arm/common/arm_sip_svc.c \
dp-arm1cebefd2016-09-19 11:21:03 +0100244 lib/pmf/pmf_smc.c
Bence Szépkúti78dc10c2019-11-07 12:09:24 +0100245else
246BL32_SOURCES += plat/arm/common/arm_sip_svc.c \
247 lib/pmf/pmf_smc.c
dp-arm1cebefd2016-09-19 11:21:03 +0100248endif
Bence Szépkúti16362c62019-10-24 15:53:23 +0200249endif
dp-arm1cebefd2016-09-19 11:21:03 +0100250
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100251ifeq (${EL3_EXCEPTION_HANDLING},1)
252BL31_SOURCES += plat/arm/common/aarch64/arm_ehf.c
253endif
254
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100255ifeq (${SDEI_SUPPORT},1)
256BL31_SOURCES += plat/arm/common/aarch64/arm_sdei.c
257endif
258
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000259# RAS sources
260ifeq (${RAS_EXTENSION},1)
261BL31_SOURCES += lib/extensions/ras/std_err_record.c \
Jeenu Viswambharana490fe02018-06-08 08:44:36 +0100262 lib/extensions/ras/ras_common.c
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000263endif
264
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000265# Pointer Authentication sources
266ifeq (${ENABLE_PAUTH}, 1)
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100267PLAT_BL_COMMON_SOURCES += plat/arm/common/aarch64/arm_pauth.c \
268 lib/extensions/pauth/pauth_helpers.S
Antonio Nino Diaz9c852aa2019-01-31 11:01:10 +0000269endif
270
Juan Castilloa08a5e72015-05-19 11:54:12 +0100271ifneq (${TRUSTED_BOARD_BOOT},0)
272
Juan Castilloa08a5e72015-05-19 11:54:12 +0100273 # Include common TBB sources
274 AUTH_SOURCES := drivers/auth/auth_mod.c \
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000275 drivers/auth/crypto_mod.c \
Louis Mayencourt4da9b312019-09-30 10:57:24 +0100276 drivers/auth/img_parser_mod.c \
277 lib/fconf/fconf_tbbr_getter.c
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100278
279 # Include the selected chain of trust sources.
280 ifeq (${COT},tbbr)
281 AUTH_SOURCES += drivers/auth/tbbr/tbbr_cot.c
282 else
283 $(error Unknown chain of trust ${COT})
284 endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100285
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000286 BL1_SOURCES += ${AUTH_SOURCES} \
287 bl1/tbbr/tbbr_img_desc.c \
dp-armb3e85802016-12-12 14:48:13 +0000288 plat/arm/common/arm_bl1_fwu.c \
289 plat/common/tbbr/plat_tbbr.c
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100290
dp-armb3e85802016-12-12 14:48:13 +0000291 BL2_SOURCES += ${AUTH_SOURCES} \
292 plat/common/tbbr/plat_tbbr.c
Juan Castilloa08a5e72015-05-19 11:54:12 +0100293
Masahiro Yamada9c5ca522018-01-26 11:42:01 +0900294 $(eval $(call TOOL_ADD_IMG,ns_bl2u,--fwu,FWU_))
Yatharth Kochard1a93432015-10-12 12:33:47 +0100295
Juan Castilloa08a5e72015-05-19 11:54:12 +0100296 # We expect to locate the *.mk files under the directories specified below
Soby Mathew7e4d6652017-05-10 11:50:30 +0100297ifeq (${ARM_CRYPTOCELL_INTEG},0)
Juan Castilloa08a5e72015-05-19 11:54:12 +0100298 CRYPTO_LIB_MK := drivers/auth/mbedtls/mbedtls_crypto.mk
Soby Mathew7e4d6652017-05-10 11:50:30 +0100299else
300 CRYPTO_LIB_MK := drivers/auth/cryptocell/cryptocell_crypto.mk
301endif
Juan Castilloa08a5e72015-05-19 11:54:12 +0100302 IMG_PARSER_LIB_MK := drivers/auth/mbedtls/mbedtls_x509.mk
303
304 $(info Including ${CRYPTO_LIB_MK})
305 include ${CRYPTO_LIB_MK}
306
307 $(info Including ${IMG_PARSER_LIB_MK})
308 include ${IMG_PARSER_LIB_MK}
309
310endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100311
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100312ifeq (${RECLAIM_INIT_CODE}, 1)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100313 ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1)
314 $(error "To reclaim init code xlat tables v2 must be used")
315 endif
316endif