blob: 975cc48d522d8508cb313da34b0364f5652414cf [file] [log] [blame]
Samuel Hollandb8566642017-08-12 04:07:39 -05001/*
Samuel Hollandd00eaa22019-10-27 14:07:52 -05002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Samuel Hollandb8566642017-08-12 04:07:39 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Samuel Hollandb8566642017-08-12 04:07:39 -05009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
11#include <lib/utils_def.h>
12#include <plat/common/common_def.h>
13
Samuel Hollandb8566642017-08-12 04:07:39 -050014#include <sunxi_mmap.h>
Samuel Hollandb8566642017-08-12 04:07:39 -050015
Samuel Holland38d98de2019-02-17 15:10:36 -060016#define BL31_BASE (SUNXI_SRAM_A2_BASE + 0x4000)
Samuel Hollandd002f3b2019-12-29 12:22:55 -060017#define BL31_LIMIT (SUNXI_SRAM_A2_BASE + \
18 SUNXI_SRAM_A2_SIZE - SUNXI_SCP_SIZE)
19
20/* The SCP firmware is allocated the last 16KiB of SRAM A2. */
21#define SUNXI_SCP_BASE BL31_LIMIT
22#define SUNXI_SCP_SIZE 0x4000
Samuel Hollandb8566642017-08-12 04:07:39 -050023
Samuel Hollandd00eaa22019-10-27 14:07:52 -050024/* Overwrite U-Boot SPL, but reserve the first page for the SPL header. */
25#define BL31_NOBITS_BASE (SUNXI_SRAM_A1_BASE + 0x1000)
26#define BL31_NOBITS_LIMIT (SUNXI_SRAM_A1_BASE + SUNXI_SRAM_A1_SIZE)
27
Samuel Hollandb8566642017-08-12 04:07:39 -050028/* The traditional U-Boot load address is 160MB into DRAM, so at 0x4a000000 */
29#define PLAT_SUNXI_NS_IMAGE_OFFSET (SUNXI_DRAM_BASE + (160U << 20))
30
Andre Przywarab3fddff2018-09-20 21:13:55 +010031/* How much memory to reserve as secure for BL32, if configured */
32#define SUNXI_DRAM_SEC_SIZE (32U << 20)
33
Andre Przywaraea5fa472018-09-16 02:08:06 +010034/* How much DRAM to map (to map BL33, for fetching the DTB from U-Boot) */
Andre Przywarab3fddff2018-09-20 21:13:55 +010035#define SUNXI_DRAM_MAP_SIZE (64U << 20)
36
Samuel Hollandb8566642017-08-12 04:07:39 -050037#define CACHE_WRITEBACK_SHIFT 6
38#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
39
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050040#define MAX_MMAP_REGIONS (3 + PLATFORM_MMAP_REGIONS)
Andre Przywarab3fddff2018-09-20 21:13:55 +010041#define MAX_XLAT_TABLES 1
Samuel Hollandb8566642017-08-12 04:07:39 -050042
Samuel Holland103ee9b2018-10-21 12:41:03 -050043#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE \
44 (SUNXI_SRAM_A2_BASE + SUNXI_SRAM_A2_SIZE - 0x200)
45
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010046#define PLAT_MAX_PWR_LVL_STATES U(2)
47#define PLAT_MAX_RET_STATE U(1)
48#define PLAT_MAX_OFF_STATE U(2)
Samuel Hollandb8566642017-08-12 04:07:39 -050049
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010050#define PLAT_MAX_PWR_LVL U(2)
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060051#define PLAT_NUM_PWR_DOMAINS (U(1) + \
Samuel Hollandb8566642017-08-12 04:07:39 -050052 PLATFORM_CLUSTER_COUNT + \
53 PLATFORM_CORE_COUNT)
54
55#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
Andre Przywarab3fddff2018-09-20 21:13:55 +010056#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 28)
Samuel Hollandb8566642017-08-12 04:07:39 -050057
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060058#define PLATFORM_CLUSTER_COUNT U(1)
Samuel Hollandb8566642017-08-12 04:07:39 -050059#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \
60 PLATFORM_MAX_CPUS_PER_CLUSTER)
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060061#define PLATFORM_MAX_CPUS_PER_CLUSTER U(4)
Samuel Hollandd002f3b2019-12-29 12:22:55 -060062#define PLATFORM_MMAP_REGIONS 5
Samuel Hollandb8566642017-08-12 04:07:39 -050063#define PLATFORM_STACK_SIZE (0x1000 / PLATFORM_CORE_COUNT)
64
Amit Singh Tomar2f372242018-06-20 00:44:50 +053065#ifndef SPD_none
66#ifndef BL32_BASE
67#define BL32_BASE SUNXI_DRAM_BASE
68#endif
69#endif
70
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010071#endif /* PLATFORM_DEF_H */