blob: 32a7c0408a3671d59646af58c22da38b3affa508 [file] [log] [blame]
Samuel Hollandb8566642017-08-12 04:07:39 -05001/*
Samuel Hollandd00eaa22019-10-27 14:07:52 -05002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Samuel Hollandb8566642017-08-12 04:07:39 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Samuel Hollandb8566642017-08-12 04:07:39 -05009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
11#include <lib/utils_def.h>
12#include <plat/common/common_def.h>
13
Samuel Hollandb8566642017-08-12 04:07:39 -050014#include <sunxi_mmap.h>
Samuel Hollandb8566642017-08-12 04:07:39 -050015
16#define BL31_BASE SUNXI_SRAM_A2_BASE
17#define BL31_LIMIT (SUNXI_SRAM_A2_BASE + SUNXI_SRAM_A2_SIZE)
18
Samuel Hollandd00eaa22019-10-27 14:07:52 -050019/* Overwrite U-Boot SPL, but reserve the first page for the SPL header. */
20#define BL31_NOBITS_BASE (SUNXI_SRAM_A1_BASE + 0x1000)
21#define BL31_NOBITS_LIMIT (SUNXI_SRAM_A1_BASE + SUNXI_SRAM_A1_SIZE)
22
Samuel Hollandb8566642017-08-12 04:07:39 -050023/* The traditional U-Boot load address is 160MB into DRAM, so at 0x4a000000 */
24#define PLAT_SUNXI_NS_IMAGE_OFFSET (SUNXI_DRAM_BASE + (160U << 20))
25
Andre Przywarab3fddff2018-09-20 21:13:55 +010026/* How much memory to reserve as secure for BL32, if configured */
27#define SUNXI_DRAM_SEC_SIZE (32U << 20)
28
Andre Przywaraea5fa472018-09-16 02:08:06 +010029/* How much DRAM to map (to map BL33, for fetching the DTB from U-Boot) */
Andre Przywarab3fddff2018-09-20 21:13:55 +010030#define SUNXI_DRAM_MAP_SIZE (64U << 20)
31
Samuel Hollandb8566642017-08-12 04:07:39 -050032#define CACHE_WRITEBACK_SHIFT 6
33#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
34
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050035#define MAX_MMAP_REGIONS (3 + PLATFORM_MMAP_REGIONS)
Andre Przywarab3fddff2018-09-20 21:13:55 +010036#define MAX_XLAT_TABLES 1
Samuel Hollandb8566642017-08-12 04:07:39 -050037
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010038#define PLAT_MAX_PWR_LVL_STATES U(2)
39#define PLAT_MAX_RET_STATE U(1)
40#define PLAT_MAX_OFF_STATE U(2)
Samuel Hollandb8566642017-08-12 04:07:39 -050041
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010042#define PLAT_MAX_PWR_LVL U(2)
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060043#define PLAT_NUM_PWR_DOMAINS (U(1) + \
Samuel Hollandb8566642017-08-12 04:07:39 -050044 PLATFORM_CLUSTER_COUNT + \
45 PLATFORM_CORE_COUNT)
46
47#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
Andre Przywarab3fddff2018-09-20 21:13:55 +010048#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 28)
Samuel Hollandb8566642017-08-12 04:07:39 -050049
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060050#define PLATFORM_CLUSTER_COUNT U(1)
Samuel Hollandb8566642017-08-12 04:07:39 -050051#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \
52 PLATFORM_MAX_CPUS_PER_CLUSTER)
Deepika Bhavnanifa4e1d02019-12-13 10:48:27 -060053#define PLATFORM_MAX_CPUS_PER_CLUSTER U(4)
Andre Przywarab3fddff2018-09-20 21:13:55 +010054#define PLATFORM_MMAP_REGIONS 4
Samuel Hollandb8566642017-08-12 04:07:39 -050055#define PLATFORM_STACK_SIZE (0x1000 / PLATFORM_CORE_COUNT)
56
Amit Singh Tomar2f372242018-06-20 00:44:50 +053057#ifndef SPD_none
58#ifndef BL32_BASE
59#define BL32_BASE SUNXI_DRAM_BASE
60#endif
61#endif
62
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010063#endif /* PLATFORM_DEF_H */