blob: c17ac7eb8c76d331cfb58f24ab6a9acc6c709573 [file] [log] [blame]
Yann Gautier4b0c72a2018-07-16 10:54:09 +02001/*
Yann Gautierd6b75ea2024-01-05 11:45:31 +01002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Yann Gautier4b0c72a2018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier4b0c72a2018-07-16 10:54:09 +02007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <arch_helpers.h>
11#include <common/debug.h>
Yann Gautiera3bd8d12021-06-18 11:33:26 +020012#include <common/desc_image_load.h>
Sughosh Ganub721f8a2021-12-01 16:45:11 +053013#include <drivers/fwu/fwu.h>
14#include <drivers/fwu/fwu_metadata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/io/io_block.h>
16#include <drivers/io/io_driver.h>
Lionel Debieve5adcd502022-10-05 16:51:12 +020017#include <drivers/io/io_encrypted.h>
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020018#include <drivers/io/io_fip.h>
Patrick Delaunay9c5ee782021-07-06 14:07:56 +020019#include <drivers/io/io_memmap.h>
Lionel Debieve402a46b2019-11-04 12:28:15 +010020#include <drivers/io/io_mtd.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <drivers/io/io_storage.h>
22#include <drivers/mmc.h>
Sughosh Ganub721f8a2021-12-01 16:45:11 +053023#include <drivers/partition/efi.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <drivers/partition/partition.h>
Lionel Debieve402a46b2019-11-04 12:28:15 +010025#include <drivers/raw_nand.h>
Lionel Debieve186b0462019-09-24 18:30:12 +020026#include <drivers/spi_nand.h>
Lionel Debievecb0dbc42019-09-25 09:11:31 +020027#include <drivers/spi_nor.h>
Lionel Debieve402a46b2019-11-04 12:28:15 +010028#include <drivers/st/stm32_fmc2_nand.h>
Lionel Debieve186b0462019-09-24 18:30:12 +020029#include <drivers/st/stm32_qspi.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030#include <drivers/st/stm32_sdmmc2.h>
Patrick Delaunay9c5ee782021-07-06 14:07:56 +020031#include <drivers/usb_device.h>
Yann Gautier29f1f942021-07-13 18:07:41 +020032#include <lib/fconf/fconf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000033#include <lib/mmio.h>
34#include <lib/utils.h>
35#include <plat/common/platform.h>
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020036#include <tools_share/firmware_image_package.h>
37
38#include <platform_def.h>
Patrick Delaunay9c5ee782021-07-06 14:07:56 +020039#include <stm32cubeprogrammer.h>
Lionel Debieve5e111c52022-02-24 18:58:46 +010040#include <stm32mp_efi.h>
Yann Gautier29f1f942021-07-13 18:07:41 +020041#include <stm32mp_fconf_getter.h>
Yann Gautier8636a5f2022-05-06 15:27:32 +020042#include <stm32mp_io_storage.h>
Patrick Delaunay9c5ee782021-07-06 14:07:56 +020043#include <usb_dfu.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000044
Yann Gautier4b0c72a2018-07-16 10:54:09 +020045/* IO devices */
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020046uintptr_t fip_dev_handle;
47uintptr_t storage_dev_handle;
Yann Gautier4b0c72a2018-07-16 10:54:09 +020048
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020049static const io_dev_connector_t *fip_dev_con;
Yann Gautierd6b75ea2024-01-05 11:45:31 +010050static uint32_t nand_block_sz __maybe_unused;
Yann Gautier8244e1d2018-10-15 09:36:58 +020051
Lionel Debieve5adcd502022-10-05 16:51:12 +020052#ifndef DECRYPTION_SUPPORT_none
53static const io_dev_connector_t *enc_dev_con;
54uintptr_t enc_dev_handle;
55#endif
56
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +020057#if STM32MP_SDMMC || STM32MP_EMMC
Yann Gautierac22dd52021-03-22 14:22:14 +010058static struct mmc_device_info mmc_info;
Yann Gautier8244e1d2018-10-15 09:36:58 +020059
Yann Gautier438c4c62023-08-17 11:44:07 +020060static uint8_t block_buffer[MMC_BLOCK_SIZE] __aligned(MMC_BLOCK_SIZE);
Yann Gautier8244e1d2018-10-15 09:36:58 +020061
Yann Gautiera3bd8d12021-06-18 11:33:26 +020062static io_block_dev_spec_t mmc_block_dev_spec = {
Yann Gautier8244e1d2018-10-15 09:36:58 +020063 /* It's used as temp buffer in block driver */
64 .buffer = {
65 .offset = (size_t)&block_buffer,
66 .length = MMC_BLOCK_SIZE,
67 },
68 .ops = {
69 .read = mmc_read_blocks,
70 .write = NULL,
71 },
72 .block_size = MMC_BLOCK_SIZE,
73};
Vyacheslav Yurkove43a0802021-06-04 10:10:51 +020074
Yann Gautier8244e1d2018-10-15 09:36:58 +020075static const io_dev_connector_t *mmc_dev_con;
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +020076#endif /* STM32MP_SDMMC || STM32MP_EMMC */
Yann Gautier8244e1d2018-10-15 09:36:58 +020077
Lionel Debievecb0dbc42019-09-25 09:11:31 +020078#if STM32MP_SPI_NOR
79static io_mtd_dev_spec_t spi_nor_dev_spec = {
80 .ops = {
81 .init = spi_nor_init,
82 .read = spi_nor_read,
83 },
84};
85#endif
86
Lionel Debieve402a46b2019-11-04 12:28:15 +010087#if STM32MP_RAW_NAND
88static io_mtd_dev_spec_t nand_dev_spec = {
89 .ops = {
90 .init = nand_raw_init,
91 .read = nand_read,
Yann Gautier0ed7b2a2021-05-19 18:48:16 +020092 .seek = nand_seek_bb
Lionel Debieve402a46b2019-11-04 12:28:15 +010093 },
94};
95
96static const io_dev_connector_t *nand_dev_con;
97#endif
98
Lionel Debieve186b0462019-09-24 18:30:12 +020099#if STM32MP_SPI_NAND
100static io_mtd_dev_spec_t spi_nand_dev_spec = {
101 .ops = {
102 .init = spi_nand_init,
103 .read = nand_read,
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200104 .seek = nand_seek_bb
Lionel Debieve186b0462019-09-24 18:30:12 +0200105 },
106};
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200107#endif
Lionel Debieve186b0462019-09-24 18:30:12 +0200108
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200109#if STM32MP_SPI_NAND || STM32MP_SPI_NOR
Lionel Debieve186b0462019-09-24 18:30:12 +0200110static const io_dev_connector_t *spi_dev_con;
111#endif
112
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200113#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200114static const io_dev_connector_t *memmap_dev_con;
115#endif
116
Yann Gautier29f1f942021-07-13 18:07:41 +0200117io_block_spec_t image_block_spec = {
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200118 .offset = 0U,
119 .length = 0U,
120};
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200121
Yann Gautier29f1f942021-07-13 18:07:41 +0200122int open_fip(const uintptr_t spec)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200123{
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200124 return io_dev_init(fip_dev_handle, (uintptr_t)FIP_IMAGE_ID);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200125}
Yann Gautier8244e1d2018-10-15 09:36:58 +0200126
Lionel Debieve5adcd502022-10-05 16:51:12 +0200127#ifndef DECRYPTION_SUPPORT_none
128int open_enc_fip(const uintptr_t spec)
129{
130 int result;
131 uintptr_t local_image_handle;
132
133 result = io_dev_init(enc_dev_handle, (uintptr_t)ENC_IMAGE_ID);
134 if (result != 0) {
135 return result;
136 }
137
138 result = io_open(enc_dev_handle, spec, &local_image_handle);
139 if (result != 0) {
140 return result;
141 }
142
143 VERBOSE("Using encrypted FIP\n");
144 io_close(local_image_handle);
145
146 return 0;
147}
148#endif
149
Yann Gautier29f1f942021-07-13 18:07:41 +0200150int open_storage(const uintptr_t spec)
Yann Gautier8244e1d2018-10-15 09:36:58 +0200151{
152 return io_dev_init(storage_dev_handle, 0);
153}
Vyacheslav Yurkove43a0802021-06-04 10:10:51 +0200154
Ahmad Fatoumbd685282022-05-19 07:42:33 +0200155#if STM32MP_EMMC_BOOT
156static uint32_t get_boot_part_fip_header(void)
157{
158 io_block_spec_t emmc_boot_fip_block_spec = {
159 .offset = STM32MP_EMMC_BOOT_FIP_OFFSET,
160 .length = MMC_BLOCK_SIZE, /* We are interested only in first 4 bytes */
161 };
162 uint32_t magic = 0U;
163 int io_result;
164 size_t bytes_read;
165 uintptr_t fip_hdr_handle;
166
167 io_result = io_open(storage_dev_handle, (uintptr_t)&emmc_boot_fip_block_spec,
168 &fip_hdr_handle);
169 assert(io_result == 0);
170
171 io_result = io_read(fip_hdr_handle, (uintptr_t)&magic, sizeof(magic),
172 &bytes_read);
173 if ((io_result != 0) || (bytes_read != sizeof(magic))) {
174 panic();
175 }
176
177 io_close(fip_hdr_handle);
178
179 VERBOSE("%s: eMMC boot magic at offset 256K: %08x\n",
180 __func__, magic);
181
182 return magic;
183}
184#endif
185
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200186static void print_boot_device(boot_api_context_t *boot_context)
187{
188 switch (boot_context->boot_interface_selected) {
189 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
190 INFO("Using SDMMC\n");
191 break;
192 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
193 INFO("Using EMMC\n");
194 break;
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200195 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
196 INFO("Using SPI NOR\n");
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200197 break;
Lionel Debieve402a46b2019-11-04 12:28:15 +0100198 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
199 INFO("Using FMC NAND\n");
200 break;
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200201 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
Lionel Debieve186b0462019-09-24 18:30:12 +0200202 INFO("Using SPI NAND\n");
203 break;
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200204 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
205 INFO("Using UART\n");
206 break;
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200207 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
208 INFO("Using USB\n");
209 break;
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200210 default:
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200211 ERROR("Boot interface %u not found\n",
212 boot_context->boot_interface_selected);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200213 panic();
214 break;
215 }
216
217 if (boot_context->boot_interface_instance != 0U) {
218 INFO(" Instance %d\n", boot_context->boot_interface_instance);
219 }
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200220}
221
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +0200222#if STM32MP_SDMMC || STM32MP_EMMC
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200223static void boot_mmc(enum mmc_device_type mmc_dev_type,
224 uint16_t boot_interface_instance)
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200225{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100226 int io_result __maybe_unused;
Yann Gautier8244e1d2018-10-15 09:36:58 +0200227 struct stm32_sdmmc2_params params;
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200228
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200229 zeromem(&params, sizeof(struct stm32_sdmmc2_params));
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200230
Yann Gautierac22dd52021-03-22 14:22:14 +0100231 mmc_info.mmc_dev_type = mmc_dev_type;
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200232
233 switch (boot_interface_instance) {
234 case 1:
235 params.reg_base = STM32MP_SDMMC1_BASE;
236 break;
237 case 2:
238 params.reg_base = STM32MP_SDMMC2_BASE;
239 break;
240 case 3:
241 params.reg_base = STM32MP_SDMMC3_BASE;
242 break;
243 default:
244 WARN("SDMMC instance not found, using default\n");
245 if (mmc_dev_type == MMC_IS_SD) {
246 params.reg_base = STM32MP_SDMMC1_BASE;
247 } else {
248 params.reg_base = STM32MP_SDMMC2_BASE;
249 }
250 break;
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200251 }
252
Yann Gautierb218faa2019-08-14 16:44:48 +0200253 if (mmc_dev_type != MMC_IS_EMMC) {
254 params.flags = MMC_FLAG_SD_CMD6;
255 }
256
Yann Gautierac22dd52021-03-22 14:22:14 +0100257 params.device_info = &mmc_info;
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200258 if (stm32_sdmmc2_mmc_init(&params) != 0) {
259 ERROR("SDMMC%u init failed\n", boot_interface_instance);
260 panic();
261 }
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200262
Ahmad Fatoumbd685282022-05-19 07:42:33 +0200263 /* Open MMC as a block device to read FIP */
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200264 io_result = register_io_dev_block(&mmc_dev_con);
265 if (io_result != 0) {
266 panic();
267 }
Yann Gautier8244e1d2018-10-15 09:36:58 +0200268
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200269 io_result = io_dev_open(mmc_dev_con, (uintptr_t)&mmc_block_dev_spec,
270 &storage_dev_handle);
271 assert(io_result == 0);
Ahmad Fatoumbd685282022-05-19 07:42:33 +0200272
273#if STM32MP_EMMC_BOOT
274 if (mmc_dev_type == MMC_IS_EMMC) {
275 io_result = mmc_part_switch_current_boot();
276 assert(io_result == 0);
277
278 if (get_boot_part_fip_header() != TOC_HEADER_NAME) {
279 WARN("%s: Can't find FIP header on eMMC boot partition. Trying GPT\n",
280 __func__);
281 io_result = mmc_part_switch_user();
282 assert(io_result == 0);
283 return;
284 }
285
286 VERBOSE("%s: FIP header found on eMMC boot partition\n",
287 __func__);
288 image_block_spec.offset = STM32MP_EMMC_BOOT_FIP_OFFSET;
Yann Gautier637cd9e2022-09-02 08:36:40 +0200289 image_block_spec.length = mmc_boot_part_size() - STM32MP_EMMC_BOOT_FIP_OFFSET;
Ahmad Fatoumbd685282022-05-19 07:42:33 +0200290 }
291#endif
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200292}
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +0200293#endif /* STM32MP_SDMMC || STM32MP_EMMC */
Yann Gautier8244e1d2018-10-15 09:36:58 +0200294
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200295#if STM32MP_SPI_NOR
296static void boot_spi_nor(boot_api_context_t *boot_context)
297{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100298 int io_result __maybe_unused;
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200299
300 io_result = stm32_qspi_init();
301 assert(io_result == 0);
302
303 io_result = register_io_dev_mtd(&spi_dev_con);
304 assert(io_result == 0);
305
306 /* Open connections to device */
307 io_result = io_dev_open(spi_dev_con,
308 (uintptr_t)&spi_nor_dev_spec,
309 &storage_dev_handle);
310 assert(io_result == 0);
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200311}
312#endif /* STM32MP_SPI_NOR */
313
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100314#if STM32MP_RAW_NAND || STM32MP_SPI_NAND
315/*
316 * This function returns 0 if it can find an alternate
317 * image to be loaded or a negative errno otherwise.
318 */
319static int try_nand_backup_partitions(unsigned int image_id)
320{
321 static unsigned int backup_id;
322 static unsigned int backup_block_nb;
323
324 /* Check if NAND storage used */
325 if (nand_block_sz == 0U) {
326 return -ENODEV;
327 }
328
329 if (backup_id != image_id) {
330 backup_block_nb = PLATFORM_MTD_MAX_PART_SIZE / nand_block_sz;
331 backup_id = image_id;
332 }
333
334 if (backup_block_nb-- == 0U) {
335 return -ENOSPC;
336 }
337
Yann Gautier723133b2023-05-31 17:30:01 +0200338#if PSA_FWU_SUPPORT
339 if (((image_block_spec.offset < STM32MP_NAND_FIP_B_OFFSET) &&
340 ((image_block_spec.offset + nand_block_sz) >= STM32MP_NAND_FIP_B_OFFSET)) ||
341 (image_block_spec.offset + nand_block_sz >= STM32MP_NAND_FIP_B_MAX_OFFSET)) {
342 return 0;
343 }
344#endif
345
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100346 image_block_spec.offset += nand_block_sz;
347
348 return 0;
349}
350
351static const struct plat_try_images_ops try_img_ops = {
352 .next_instance = try_nand_backup_partitions,
353};
354#endif /* STM32MP_RAW_NAND || STM32MP_SPI_NAND */
355
Lionel Debieve402a46b2019-11-04 12:28:15 +0100356#if STM32MP_RAW_NAND
357static void boot_fmc2_nand(boot_api_context_t *boot_context)
358{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100359 int io_result __maybe_unused;
Lionel Debieve402a46b2019-11-04 12:28:15 +0100360
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100361 plat_setup_try_img_ops(&try_img_ops);
362
Lionel Debieve402a46b2019-11-04 12:28:15 +0100363 io_result = stm32_fmc2_init();
364 assert(io_result == 0);
365
366 /* Register the IO device on this platform */
367 io_result = register_io_dev_mtd(&nand_dev_con);
368 assert(io_result == 0);
369
370 /* Open connections to device */
371 io_result = io_dev_open(nand_dev_con, (uintptr_t)&nand_dev_spec,
372 &storage_dev_handle);
373 assert(io_result == 0);
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100374
375 nand_block_sz = nand_dev_spec.erase_size;
Lionel Debieve402a46b2019-11-04 12:28:15 +0100376}
377#endif /* STM32MP_RAW_NAND */
378
Lionel Debieve186b0462019-09-24 18:30:12 +0200379#if STM32MP_SPI_NAND
380static void boot_spi_nand(boot_api_context_t *boot_context)
381{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100382 int io_result __maybe_unused;
Lionel Debieve186b0462019-09-24 18:30:12 +0200383
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100384 plat_setup_try_img_ops(&try_img_ops);
385
Lionel Debieve186b0462019-09-24 18:30:12 +0200386 io_result = stm32_qspi_init();
387 assert(io_result == 0);
388
389 io_result = register_io_dev_mtd(&spi_dev_con);
390 assert(io_result == 0);
391
392 /* Open connections to device */
393 io_result = io_dev_open(spi_dev_con,
394 (uintptr_t)&spi_nand_dev_spec,
395 &storage_dev_handle);
396 assert(io_result == 0);
Yann Gautierd6b75ea2024-01-05 11:45:31 +0100397
398 nand_block_sz = spi_nand_dev_spec.erase_size;
Lionel Debieve186b0462019-09-24 18:30:12 +0200399}
400#endif /* STM32MP_SPI_NAND */
401
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200402#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200403static void mmap_io_setup(void)
404{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100405 int io_result __maybe_unused;
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200406
407 io_result = register_io_dev_memmap(&memmap_dev_con);
408 assert(io_result == 0);
409
410 io_result = io_dev_open(memmap_dev_con, (uintptr_t)NULL,
411 &storage_dev_handle);
412 assert(io_result == 0);
413}
414
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200415#if STM32MP_UART_PROGRAMMER
416static void stm32cubeprogrammer_uart(void)
417{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100418 int ret __maybe_unused;
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200419 boot_api_context_t *boot_context =
420 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
421 uintptr_t uart_base;
422
423 uart_base = get_uart_address(boot_context->boot_interface_instance);
424 ret = stm32cubeprog_uart_load(uart_base, DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
425 assert(ret == 0);
426}
427#endif
428
429#if STM32MP_USB_PROGRAMMER
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200430static void stm32cubeprogrammer_usb(void)
431{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100432 int ret __maybe_unused;
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200433 struct usb_handle *pdev;
434
435 /* Init USB on platform */
436 pdev = usb_dfu_plat_init();
437
438 ret = stm32cubeprog_usb_load(pdev, DWL_BUFFER_BASE, DWL_BUFFER_SIZE);
439 assert(ret == 0);
440}
441#endif
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200442#endif /* STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER */
443
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200444void stm32mp_io_setup(void)
445{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100446 int io_result __maybe_unused;
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200447 boot_api_context_t *boot_context =
448 (boot_api_context_t *)stm32mp_get_boot_ctx_address();
Yann Gautierf9d40d52019-01-17 14:41:46 +0100449
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200450 print_boot_device(boot_context);
Yann Gautier8244e1d2018-10-15 09:36:58 +0200451
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200452 if ((boot_context->boot_partition_used_toboot == 1U) ||
453 (boot_context->boot_partition_used_toboot == 2U)) {
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200454 INFO("Boot used partition fsbl%u\n",
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200455 boot_context->boot_partition_used_toboot);
456 }
Yann Gautier8244e1d2018-10-15 09:36:58 +0200457
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200458 io_result = register_io_dev_fip(&fip_dev_con);
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200459 assert(io_result == 0);
Yann Gautier8244e1d2018-10-15 09:36:58 +0200460
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200461 io_result = io_dev_open(fip_dev_con, (uintptr_t)NULL,
462 &fip_dev_handle);
Yann Gautier8244e1d2018-10-15 09:36:58 +0200463
Lionel Debieve5adcd502022-10-05 16:51:12 +0200464#ifndef DECRYPTION_SUPPORT_none
465 io_result = register_io_dev_enc(&enc_dev_con);
466 assert(io_result == 0);
467
468 io_result = io_dev_open(enc_dev_con, (uintptr_t)NULL,
469 &enc_dev_handle);
470 assert(io_result == 0);
471#endif
472
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200473 switch (boot_context->boot_interface_selected) {
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +0200474#if STM32MP_SDMMC
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200475 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
476 dmbsy();
477 boot_mmc(MMC_IS_SD, boot_context->boot_interface_instance);
478 break;
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +0200479#endif
480#if STM32MP_EMMC
Yann Gautiereae3fbf2019-04-23 13:34:03 +0200481 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
482 dmbsy();
483 boot_mmc(MMC_IS_EMMC, boot_context->boot_interface_instance);
Yann Gautier8244e1d2018-10-15 09:36:58 +0200484 break;
Nicolas Le Bayon3f42cad2019-09-03 09:52:05 +0200485#endif
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200486#if STM32MP_SPI_NOR
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200487 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
Lionel Debievecb0dbc42019-09-25 09:11:31 +0200488 dmbsy();
489 boot_spi_nor(boot_context);
490 break;
491#endif
Lionel Debieve402a46b2019-11-04 12:28:15 +0100492#if STM32MP_RAW_NAND
493 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
494 dmbsy();
495 boot_fmc2_nand(boot_context);
496 break;
497#endif
Lionel Debieve186b0462019-09-24 18:30:12 +0200498#if STM32MP_SPI_NAND
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200499 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
Lionel Debieve186b0462019-09-24 18:30:12 +0200500 dmbsy();
501 boot_spi_nand(boot_context);
502 break;
503#endif
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200504#if STM32MP_UART_PROGRAMMER || STM32MP_USB_PROGRAMMER
505#if STM32MP_UART_PROGRAMMER
506 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
507#endif
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200508#if STM32MP_USB_PROGRAMMER
509 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200510#endif
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200511 dmbsy();
512 mmap_io_setup();
513 break;
514#endif
Yann Gautier8244e1d2018-10-15 09:36:58 +0200515
516 default:
517 ERROR("Boot interface %d not supported\n",
518 boot_context->boot_interface_selected);
Yann Gautier4c2b73d2021-06-30 17:04:22 +0200519 panic();
Yann Gautier8244e1d2018-10-15 09:36:58 +0200520 break;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200521 }
522}
523
524int bl2_plat_handle_pre_image_load(unsigned int image_id)
525{
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100526 static bool gpt_init_done __maybe_unused;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200527 uint16_t boot_itf = stm32mp_get_boot_itf_selected();
528
529 switch (boot_itf) {
530#if STM32MP_SDMMC || STM32MP_EMMC
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200531 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
Ahmad Fatoumbd685282022-05-19 07:42:33 +0200532#if STM32MP_EMMC_BOOT
533 if (image_block_spec.offset == STM32MP_EMMC_BOOT_FIP_OFFSET) {
534 break;
535 }
536#endif
537 /* fallthrough */
538 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200539 if (!gpt_init_done) {
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530540/*
541 * With FWU Multi Bank feature enabled, the selection of
542 * the image to boot will be done by fwu_init calling the
543 * platform hook, plat_fwu_set_images_source.
544 */
545#if !PSA_FWU_SUPPORT
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200546 const partition_entry_t *entry;
Sughosh Ganu52794a32024-02-02 15:35:18 +0530547 const struct efi_guid fip_guid = STM32MP_FIP_GUID;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200548
549 partition_init(GPT_IMAGE_ID);
Sughosh Ganu52794a32024-02-02 15:35:18 +0530550 entry = get_partition_entry_by_type(&fip_guid);
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200551 if (entry == NULL) {
Lionel Debieve5e111c52022-02-24 18:58:46 +0100552 entry = get_partition_entry(FIP_IMAGE_NAME);
553 if (entry == NULL) {
554 ERROR("Could NOT find the %s partition!\n",
555 FIP_IMAGE_NAME);
556
557 return -ENOENT;
558 }
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200559 }
560
561 image_block_spec.offset = entry->start;
562 image_block_spec.length = entry->length;
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530563#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200564 gpt_init_done = true;
Yann Gautiera3bd8d12021-06-18 11:33:26 +0200565 } else {
566 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100567
Yann Gautierc6f77b02022-05-06 09:50:43 +0200568 assert(bl_mem_params != NULL);
Yann Gautiera3bd8d12021-06-18 11:33:26 +0200569
570 mmc_block_dev_spec.buffer.offset = bl_mem_params->image_info.image_base;
571 mmc_block_dev_spec.buffer.length = bl_mem_params->image_info.image_max_size;
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200572 }
573
574 break;
575#endif
576
577#if STM32MP_RAW_NAND || STM32MP_SPI_NAND
578#if STM32MP_RAW_NAND
579 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
580#endif
581#if STM32MP_SPI_NAND
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200582 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200583#endif
Yann Gautier723133b2023-05-31 17:30:01 +0200584/*
585 * With FWU Multi Bank feature enabled, the selection of
586 * the image to boot will be done by fwu_init calling the
587 * platform hook, plat_fwu_set_images_source.
588 */
589#if !PSA_FWU_SUPPORT
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200590 image_block_spec.offset = STM32MP_NAND_FIP_OFFSET;
Yann Gautier723133b2023-05-31 17:30:01 +0200591#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200592 break;
593#endif
594
595#if STM32MP_SPI_NOR
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200596 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100597/*
598 * With FWU Multi Bank feature enabled, the selection of
599 * the image to boot will be done by fwu_init calling the
600 * platform hook, plat_fwu_set_images_source.
601 */
602#if !PSA_FWU_SUPPORT
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200603 image_block_spec.offset = STM32MP_NOR_FIP_OFFSET;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100604#endif
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200605 break;
606#endif
607
Patrick Delaunaye50571b2021-10-28 13:48:52 +0200608#if STM32MP_UART_PROGRAMMER
609 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_UART:
610 if (image_id == FW_CONFIG_ID) {
611 stm32cubeprogrammer_uart();
612 /* FIP loaded at DWL address */
613 image_block_spec.offset = DWL_BUFFER_BASE;
614 image_block_spec.length = DWL_BUFFER_SIZE;
615 }
616 break;
617#endif
Patrick Delaunay9c5ee782021-07-06 14:07:56 +0200618#if STM32MP_USB_PROGRAMMER
619 case BOOT_API_CTX_BOOT_INTERFACE_SEL_SERIAL_USB:
620 if (image_id == FW_CONFIG_ID) {
621 stm32cubeprogrammer_usb();
622 /* FIP loaded at DWL address */
623 image_block_spec.offset = DWL_BUFFER_BASE;
624 image_block_spec.length = DWL_BUFFER_SIZE;
625 }
626 break;
627#endif
628
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200629 default:
630 ERROR("FIP Not found\n");
631 panic();
Yann Gautier8244e1d2018-10-15 09:36:58 +0200632 }
Yann Gautier0ed7b2a2021-05-19 18:48:16 +0200633
634 return 0;
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200635}
636
637/*
638 * Return an IO device handle and specification which can be used to access
639 * an image. Use this to enforce platform load policy.
640 */
641int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle,
642 uintptr_t *image_spec)
643{
644 int rc;
645 const struct plat_io_policy *policy;
646
Yann Gautier29f1f942021-07-13 18:07:41 +0200647 policy = FCONF_GET_PROPERTY(stm32mp, io_policies, image_id);
Yann Gautier4b0c72a2018-07-16 10:54:09 +0200648 rc = policy->check(policy->image_spec);
649 if (rc == 0) {
650 *image_spec = policy->image_spec;
651 *dev_handle = *(policy->dev_handle);
652 }
653
654 return rc;
655}
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530656
Yann Gautier723133b2023-05-31 17:30:01 +0200657#if PSA_FWU_SUPPORT
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530658/*
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100659 * In each boot in non-trial mode, we set the BKP register to
660 * FWU_MAX_TRIAL_REBOOT, and return the active_index from metadata.
661 *
662 * As long as the update agent didn't update the "accepted" field in metadata
663 * (i.e. we are in trial mode), we select the new active_index.
664 * To avoid infinite boot loop at trial boot we decrement a BKP register.
665 * If this counter is 0:
666 * - an unexpected TAMPER event raised (that resets the BKP registers to 0)
667 * - a power-off occurs before the update agent was able to update the
668 * "accepted' field
669 * - we already boot FWU_MAX_TRIAL_REBOOT times in trial mode.
670 * we select the previous_active_index.
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530671 */
672uint32_t plat_fwu_get_boot_idx(void)
673{
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100674 /*
675 * Select boot index and update boot counter only once per boot
676 * even if this function is called several times.
677 */
678 static uint32_t boot_idx = INVALID_BOOT_IDX;
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100679
680 if (boot_idx == INVALID_BOOT_IDX) {
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530681 const struct fwu_metadata *data = fwu_get_metadata();
682
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100683 boot_idx = data->active_index;
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530684
Sughosh Ganu63576f02024-02-01 16:56:27 +0530685 if (data->bank_state[boot_idx] == FWU_BANK_STATE_VALID) {
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100686 if (stm32_get_and_dec_fwu_trial_boot_cnt() == 0U) {
687 WARN("Trial FWU fails %u times\n",
688 FWU_MAX_TRIAL_REBOOT);
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530689 boot_idx = fwu_get_alternate_boot_bank();
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100690 }
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530691 } else if (data->bank_state[boot_idx] ==
692 FWU_BANK_STATE_ACCEPTED) {
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100693 stm32_set_max_fwu_trial_boot_cnt();
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530694 } else {
695 ERROR("The active bank(%u) of the platform is in Invalid State.\n",
696 boot_idx);
697 boot_idx = fwu_get_alternate_boot_bank();
698 stm32_clear_fwu_trial_boot_cnt();
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100699 }
700 }
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530701
Nicolas Toromanoff5a937cd2022-02-07 10:12:04 +0100702 return boot_idx;
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530703}
704
Sughosh Ganu52794a32024-02-02 15:35:18 +0530705static void *stm32_get_image_spec(const struct efi_guid *img_type_guid)
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530706{
707 unsigned int i;
708
709 for (i = 0U; i < MAX_NUMBER_IDS; i++) {
Sughosh Ganu52794a32024-02-02 15:35:18 +0530710 if ((guidcmp(&policies[i].img_type_guid, img_type_guid)) == 0) {
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530711 return (void *)policies[i].image_spec;
712 }
713 }
714
715 return NULL;
716}
717
718void plat_fwu_set_images_source(const struct fwu_metadata *metadata)
719{
720 unsigned int i;
721 uint32_t boot_idx;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100722 const partition_entry_t *entry __maybe_unused;
Sughosh Ganu52794a32024-02-02 15:35:18 +0530723 const struct fwu_image_entry *img_entry;
724 const void *img_type_guid;
725 const void *img_guid;
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530726 io_block_spec_t *image_spec;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100727 const uint16_t boot_itf = stm32mp_get_boot_itf_selected();
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530728
729 boot_idx = plat_fwu_get_boot_idx();
730 assert(boot_idx < NR_OF_FW_BANKS);
Sughosh Ganuda28e4c2024-02-20 14:20:41 +0530731 VERBOSE("Selecting to boot from bank %u\n", boot_idx);
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530732
Sughosh Ganu52794a32024-02-02 15:35:18 +0530733 img_entry = (void *)&metadata->fw_desc.img_entry;
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530734 for (i = 0U; i < NR_OF_IMAGES_IN_FW_BANK; i++) {
Sughosh Ganu52794a32024-02-02 15:35:18 +0530735 img_type_guid = &img_entry[i].img_type_guid;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100736
Sughosh Ganu52794a32024-02-02 15:35:18 +0530737 img_guid = &img_entry[i].img_bank_info[boot_idx].img_guid;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100738
Sughosh Ganu52794a32024-02-02 15:35:18 +0530739 image_spec = stm32_get_image_spec(img_type_guid);
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530740 if (image_spec == NULL) {
741 ERROR("Unable to get image spec for the image in the metadata\n");
742 panic();
743 }
744
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100745 switch (boot_itf) {
746#if (STM32MP_SDMMC || STM32MP_EMMC)
747 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
748 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
Sughosh Ganu52794a32024-02-02 15:35:18 +0530749 entry = get_partition_entry_by_guid(img_guid);
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100750 if (entry == NULL) {
751 ERROR("No partition with the uuid mentioned in metadata\n");
752 panic();
753 }
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530754
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100755 image_spec->offset = entry->start;
756 image_spec->length = entry->length;
757 break;
758#endif
759#if STM32MP_SPI_NOR
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200760 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
Sughosh Ganu52794a32024-02-02 15:35:18 +0530761 if (guidcmp(img_guid, &STM32MP_NOR_FIP_A_GUID) == 0) {
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100762 image_spec->offset = STM32MP_NOR_FIP_A_OFFSET;
Sughosh Ganu52794a32024-02-02 15:35:18 +0530763 } else if (guidcmp(img_guid, &STM32MP_NOR_FIP_B_GUID) == 0) {
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100764 image_spec->offset = STM32MP_NOR_FIP_B_OFFSET;
765 } else {
766 ERROR("Invalid uuid mentioned in metadata\n");
767 panic();
768 }
769 break;
770#endif
Yann Gautier723133b2023-05-31 17:30:01 +0200771#if (STM32MP_RAW_NAND || STM32MP_SPI_NAND)
772 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
773 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
774 if (guidcmp(img_guid, &STM32MP_NAND_FIP_A_GUID) == 0) {
775 image_spec->offset = STM32MP_NAND_FIP_A_OFFSET;
776 } else if (guidcmp(img_guid, &STM32MP_NAND_FIP_B_GUID) == 0) {
777 image_spec->offset = STM32MP_NAND_FIP_B_OFFSET;
778 } else {
779 ERROR("Invalid uuid mentioned in metadata\n");
780 panic();
781 }
782 break;
783#endif
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100784 default:
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530785 panic();
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100786 break;
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530787 }
Sughosh Ganub721f8a2021-12-01 16:45:11 +0530788 }
789}
Sughosh Ganud1f87132021-12-01 16:46:34 +0530790
Yann Gautier3db9d512024-06-13 18:06:25 +0200791static int set_metadata_image_source(unsigned int image_id,
792 uintptr_t *handle,
793 uintptr_t *image_spec)
Sughosh Ganud1f87132021-12-01 16:46:34 +0530794{
795 struct plat_io_policy *policy;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100796 io_block_spec_t *spec __maybe_unused;
797 const partition_entry_t *entry __maybe_unused;
798 const uint16_t boot_itf = stm32mp_get_boot_itf_selected();
Sughosh Ganud1f87132021-12-01 16:46:34 +0530799
800 policy = &policies[image_id];
Sughosh Ganud1f87132021-12-01 16:46:34 +0530801 spec = (io_block_spec_t *)policy->image_spec;
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100802
803 switch (boot_itf) {
804#if (STM32MP_SDMMC || STM32MP_EMMC)
805 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_SD:
806 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_EMMC:
807 partition_init(GPT_IMAGE_ID);
808
809 if (image_id == FWU_METADATA_IMAGE_ID) {
810 entry = get_partition_entry(METADATA_PART_1);
811 } else {
812 entry = get_partition_entry(METADATA_PART_2);
813 }
814
815 if (entry == NULL) {
816 ERROR("Unable to find a metadata partition\n");
817 return -ENOENT;
818 }
819
820 spec->offset = entry->start;
821 spec->length = entry->length;
822 break;
823#endif
824
825#if STM32MP_SPI_NOR
Yann Gautiercdb0ec92020-08-31 15:00:19 +0200826 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NOR_SPI:
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100827 if (image_id == FWU_METADATA_IMAGE_ID) {
828 spec->offset = STM32MP_NOR_METADATA1_OFFSET;
829 } else {
830 spec->offset = STM32MP_NOR_METADATA2_OFFSET;
831 }
832
833 spec->length = sizeof(struct fwu_metadata);
834 break;
835#endif
Yann Gautier723133b2023-05-31 17:30:01 +0200836
837#if (STM32MP_RAW_NAND || STM32MP_SPI_NAND)
838 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_FMC:
839 case BOOT_API_CTX_BOOT_INTERFACE_SEL_FLASH_NAND_SPI:
840 if (image_id == FWU_METADATA_IMAGE_ID) {
841 spec->offset = STM32MP_NAND_METADATA1_OFFSET;
842 } else {
843 spec->offset = STM32MP_NAND_METADATA2_OFFSET;
844 }
845
846 spec->length = sizeof(struct fwu_metadata);
847 break;
848#endif
Nicolas Toromanoff44adc4f2022-02-07 10:12:29 +0100849 default:
850 panic();
851 break;
852 }
Sughosh Ganud1f87132021-12-01 16:46:34 +0530853
854 *image_spec = policy->image_spec;
855 *handle = *policy->dev_handle;
856
857 return 0;
858}
859
860int plat_fwu_set_metadata_image_source(unsigned int image_id,
861 uintptr_t *handle,
862 uintptr_t *image_spec)
863{
Sughosh Ganud1f87132021-12-01 16:46:34 +0530864 assert((image_id == FWU_METADATA_IMAGE_ID) ||
865 (image_id == BKUP_FWU_METADATA_IMAGE_ID));
866
Yann Gautier3db9d512024-06-13 18:06:25 +0200867 return set_metadata_image_source(image_id, handle, image_spec);
Sughosh Ganud1f87132021-12-01 16:46:34 +0530868}
Yann Gautier723133b2023-05-31 17:30:01 +0200869#endif /* PSA_FWU_SUPPORT */