blob: d9104ee302122964c44ef29811e9cf81675bd2ad [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arm_def.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01009#include <arm_xlat_tables.h>
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010010#include <assert.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000011#include <bl1.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000013#include <plat_arm.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000014#include <platform.h>
Isla Mitchelld2548792017-07-14 10:48:25 +010015#include <platform_def.h>
Juan Castillob6132f12015-10-06 14:01:35 +010016#include <sp805.h>
Sandrine Bailleux28ee10f2016-06-15 15:44:27 +010017#include <utils.h>
Sandrine Bailleuxd7c47502015-10-02 09:32:35 +010018#include "../../../bl1/bl1_private.h"
Dan Handley9df48042015-03-19 18:58:55 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak bl1_early_platform_setup
22#pragma weak bl1_plat_arch_setup
23#pragma weak bl1_platform_setup
24#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000025#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010026#pragma weak bl1_plat_get_next_image_id
27#pragma weak plat_arm_bl1_fwu_needed
Dan Handley9df48042015-03-19 18:58:55 +000028
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010029#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
30 bl1_tzram_layout.total_base, \
31 bl1_tzram_layout.total_size, \
32 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010033/*
34 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
35 * otherwise one region is defined containing both
36 */
37#if SEPARATE_CODE_AND_RODATA
38#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010039 BL_CODE_BASE, \
40 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010041 MT_CODE | MT_SECURE), \
42 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010043 BL1_RO_DATA_BASE, \
44 BL1_RO_DATA_END \
45 - BL_RO_DATA_BASE, \
46 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010047#else
48#define MAP_BL1_RO MAP_REGION_FLAT( \
49 BL_CODE_BASE, \
50 BL1_CODE_END - BL_CODE_BASE, \
51 MT_CODE | MT_SECURE)
52#endif
Dan Handley9df48042015-03-19 18:58:55 +000053
54/* Data structure which holds the extents of the trusted SRAM for BL1*/
55static meminfo_t bl1_tzram_layout;
56
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020057struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000058{
59 return &bl1_tzram_layout;
60}
61
62/*******************************************************************************
63 * BL1 specific platform actions shared between ARM standard platforms.
64 ******************************************************************************/
65void arm_bl1_early_platform_setup(void)
66{
Dan Handley9df48042015-03-19 18:58:55 +000067
Juan Castillob6132f12015-10-06 14:01:35 +010068#if !ARM_DISABLE_TRUSTED_WDOG
69 /* Enable watchdog */
70 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
71#endif
72
Dan Handley9df48042015-03-19 18:58:55 +000073 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010074 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000075
76 /* Allow BL1 to see the whole Trusted RAM */
77 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
78 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
79
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010080#if !LOAD_IMAGE_V2
Dan Handley9df48042015-03-19 18:58:55 +000081 /* Calculate how much RAM BL1 is using and how much remains free */
82 bl1_tzram_layout.free_base = ARM_BL_RAM_BASE;
83 bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE;
84 reserve_mem(&bl1_tzram_layout.free_base,
85 &bl1_tzram_layout.free_size,
86 BL1_RAM_BASE,
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010087 BL1_RAM_LIMIT - BL1_RAM_BASE);
88#endif /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +000089}
90
91void bl1_early_platform_setup(void)
92{
93 arm_bl1_early_platform_setup();
94
95 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000096 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000097 * No need for locks as no other CPU is active.
98 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000099 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +0000100 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000101 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +0000102 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000103 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000104}
105
106/******************************************************************************
107 * Perform the very early platform specific architecture setup shared between
108 * ARM standard platforms. This only does basic initialization. Later
109 * architectural setup (bl1_arch_setup()) does not do anything platform
110 * specific.
111 *****************************************************************************/
112void arm_bl1_plat_arch_setup(void)
113{
Dan Handley9df48042015-03-19 18:58:55 +0000114#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100115 /* ARM platforms dont use coherent memory in BL1 */
116 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000117#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100118
119 const mmap_region_t bl_regions[] = {
120 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100121 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100122#if USE_ROMLIB
123 ARM_MAP_ROMLIB_CODE,
124 ARM_MAP_ROMLIB_DATA,
125 #endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100126 {0}
127 };
128
129 arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100130#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100131 enable_mmu_svc_mon(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100132#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100133 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100134#endif /* AARCH32 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100135
136 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000137}
138
139void bl1_plat_arch_setup(void)
140{
141 arm_bl1_plat_arch_setup();
142}
143
144/*
145 * Perform the platform specific architecture setup shared between
146 * ARM standard platforms.
147 */
148void arm_bl1_platform_setup(void)
149{
150 /* Initialise the IO layer and register platform IO devices */
151 plat_arm_io_setup();
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000152#if LOAD_IMAGE_V2
153 arm_load_tb_fw_config();
John Tsichritzisc34341a2018-07-30 13:41:52 +0100154#if TRUSTED_BOARD_BOOT
155 /* Share the Mbed TLS heap info with other images */
156 arm_bl1_set_mbedtls_heap();
157#endif /* TRUSTED_BOARD_BOOT */
158#endif /* LOAD_IMAGE_V2 */
Soby Mathewd969a7e2018-06-11 16:40:36 +0100159 /*
160 * Allow access to the System counter timer module and program
161 * counter frequency for non secure images during FWU
162 */
163 arm_configure_sys_timer();
164 write_cntfrq_el0(plat_get_syscnt_freq2());
Dan Handley9df48042015-03-19 18:58:55 +0000165}
166
167void bl1_platform_setup(void)
168{
169 arm_bl1_platform_setup();
170}
171
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000172void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
173{
Juan Castillob6132f12015-10-06 14:01:35 +0100174#if !ARM_DISABLE_TRUSTED_WDOG
175 /* Disable watchdog before leaving BL1 */
176 sp805_stop(ARM_SP805_TWDG_BASE);
177#endif
178
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000179#ifdef EL3_PAYLOAD_BASE
180 /*
181 * Program the EL3 payload's entry point address into the CPUs mailbox
182 * in order to release secondary CPUs from their holding pen and make
183 * them jump there.
184 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100185 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000186 dsbsy();
187 sev();
188#endif
189}
Soby Mathew94273572018-03-07 11:32:04 +0000190
Sathees Balya22576072018-09-03 17:41:13 +0100191/*
192 * On Arm platforms, the FWU process is triggered when the FIP image has
193 * been tampered with.
194 */
195int plat_arm_bl1_fwu_needed(void)
196{
197 return (arm_io_is_toc_valid() != 1);
198}
199
Soby Mathew94273572018-03-07 11:32:04 +0000200/*******************************************************************************
201 * The following function checks if Firmware update is needed,
202 * by checking if TOC in FIP image is valid or not.
203 ******************************************************************************/
204unsigned int bl1_plat_get_next_image_id(void)
205{
Sathees Balya22576072018-09-03 17:41:13 +0100206 if (plat_arm_bl1_fwu_needed() != 0)
Soby Mathew94273572018-03-07 11:32:04 +0000207 return NS_BL1U_IMAGE_ID;
208
209 return BL2_IMAGE_ID;
210}