blob: 3ed9023acfb12d50bcab18c41a1c2ba072260893 [file] [log] [blame]
Loh Tien Hock59400a42019-02-04 16:17:24 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
10#include <arch.h>
11#include <common/bl_common.h>
12#include <common/interrupt_props.h>
13#include <common/tbbr/tbbr_img_def.h>
14#include <drivers/arm/gic_common.h>
15#include <plat/common/common_def.h>
16
17
Tien Hock, Lohab34f742019-02-26 09:25:14 +080018#define PLAT_CPUID_RELEASE 0xffe1b000
19#define PLAT_S10_SEC_ENTRY 0xffe1b008
20
Loh Tien Hock59400a42019-02-04 16:17:24 +080021/* Define next boot image name and offset */
22#define PLAT_NS_IMAGE_OFFSET 0x50000
23#define PLAT_HANDOFF_OFFSET 0xFFE3F000
24
25/*******************************************************************************
26 * Platform binary types for linking
27 ******************************************************************************/
28#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
29#define PLATFORM_LINKER_ARCH aarch64
30
31/* Stratix 10 supports up to 124GB RAM */
32#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 39)
33#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 39)
34
35
36/*******************************************************************************
37 * Generic platform constants
38 ******************************************************************************/
39#define PLAT_PRIMARY_CPU 0
40#define PLAT_SECONDARY_ENTRY_BASE 0x01f78bf0
41
42/* Size of cacheable stacks */
43#define PLATFORM_STACK_SIZE 0x2000
44
45/* PSCI related constant */
46#define PLAT_NUM_POWER_DOMAINS 5
47#define PLAT_MAX_PWR_LVL 1
48#define PLAT_MAX_RET_STATE 1
49#define PLAT_MAX_OFF_STATE 2
50#define PLATFORM_SYSTEM_COUNT 1
51#define PLATFORM_CLUSTER_COUNT 1
52#define PLATFORM_CLUSTER0_CORE_COUNT 4
53#define PLATFORM_CLUSTER1_CORE_COUNT 0
54#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \
55 PLATFORM_CLUSTER0_CORE_COUNT)
56#define PLATFORM_MAX_CPUS_PER_CLUSTER 4
57
58/* Interrupt related constant */
59
60#define INTEL_S10_IRQ_SEC_PHY_TIMER 29
61
62#define INTEL_S10_IRQ_SEC_SGI_0 8
63#define INTEL_S10_IRQ_SEC_SGI_1 9
64#define INTEL_S10_IRQ_SEC_SGI_2 10
65#define INTEL_S10_IRQ_SEC_SGI_3 11
66#define INTEL_S10_IRQ_SEC_SGI_4 12
67#define INTEL_S10_IRQ_SEC_SGI_5 13
68#define INTEL_S10_IRQ_SEC_SGI_6 14
69#define INTEL_S10_IRQ_SEC_SGI_7 15
70
71#define TSP_IRQ_SEC_PHY_TIMER INTEL_S10_IRQ_SEC_PHY_TIMER
72#define TSP_SEC_MEM_BASE BL32_BASE
73#define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1)
74/*******************************************************************************
75 * Platform memory map related constants
76 ******************************************************************************/
77#define DRAM_BASE (0x0)
78#define DRAM_SIZE (0x80000000)
79
80#define OCRAM_BASE (0xFFE00000)
Tien Hock, Lohab34f742019-02-26 09:25:14 +080081#define OCRAM_SIZE (0x00040000)
Loh Tien Hock59400a42019-02-04 16:17:24 +080082
83#define MEM64_BASE (0x0100000000)
84#define MEM64_SIZE (0x1F00000000)
85
86#define DEVICE1_BASE (0x80000000)
87#define DEVICE1_SIZE (0x60000000)
88
89#define DEVICE2_BASE (0xF7000000)
90#define DEVICE2_SIZE (0x08E00000)
91
92#define DEVICE3_BASE (0xFFFC0000)
93#define DEVICE3_SIZE (0x00008000)
94
95#define DEVICE4_BASE (0x2000000000)
96#define DEVICE4_SIZE (0x0100000000)
97
98/*******************************************************************************
99 * BL31 specific defines.
100 ******************************************************************************/
101/*
102 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
103 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
104 * little space for growth.
105 */
106
107
108#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
109
110#define BL1_RO_BASE (0xffe00000)
111#define BL1_RO_LIMIT (0xffe0f000)
112#define BL1_RW_BASE (0xffe10000)
113#define BL1_RW_LIMIT (0xffe1ffff)
114#define BL1_RW_SIZE (0x14000)
115
116#define BL2_BASE (0xffe00000)
Tien Hock, Lohab34f742019-02-26 09:25:14 +0800117#define BL2_LIMIT (0xffe1b000)
Loh Tien Hock59400a42019-02-04 16:17:24 +0800118
119#define BL31_BASE (0xffe1c000)
Tien Hock, Lohab34f742019-02-26 09:25:14 +0800120#define BL31_LIMIT (0xffe3bfff)
Loh Tien Hock59400a42019-02-04 16:17:24 +0800121
122/*******************************************************************************
123 * Platform specific page table and MMU setup constants
124 ******************************************************************************/
125#define MAX_XLAT_TABLES 8
126#define MAX_MMAP_REGIONS 16
127
128/*******************************************************************************
129 * Declarations and constants to access the mailboxes safely. Each mailbox is
130 * aligned on the biggest cache line size in the platform. This is known only
131 * to the platform as it might have a combination of integrated and external
132 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
133 * line at any cache level. They could belong to different cpus/clusters &
134 * get written while being protected by different locks causing corruption of
135 * a valid mailbox address.
136 ******************************************************************************/
137#define CACHE_WRITEBACK_SHIFT 6
138#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
139
140#define PLAT_GIC_BASE (0xFFFC0000)
141#define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000)
142#define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000)
143#define PLAT_GICR_BASE 0
144
145/*******************************************************************************
146 * UART related constants
147 ******************************************************************************/
148#define PLAT_UART0_BASE (0xFFC02000)
149#define PLAT_UART1_BASE (0xFFC02100)
150
151#define CRASH_CONSOLE_BASE PLAT_UART0_BASE
152
153#define PLAT_BAUDRATE (115200)
154#define PLAT_UART_CLOCK (100000000)
155
156/*******************************************************************************
157 * System counter frequency related constants
158 ******************************************************************************/
159#define PLAT_SYS_COUNTER_FREQ_IN_TICKS (400000000)
160#define PLAT_SYS_COUNTER_FREQ_IN_MHZ (400)
161
162#define PLAT_INTEL_S10_GICD_BASE PLAT_GICD_BASE
163#define PLAT_INTEL_S10_GICC_BASE PLAT_GICC_BASE
164
165/*
166 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
167 * terminology. On a GICv2 system or mode, the lists will be merged and treated
168 * as Group 0 interrupts.
169 */
170#define PLAT_INTEL_S10_G1S_IRQ_PROPS(grp) \
171 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, \
172 grp, GIC_INTR_CFG_LEVEL), \
173 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
174 GIC_INTR_CFG_EDGE), \
175 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
176 GIC_INTR_CFG_EDGE), \
177 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
178 GIC_INTR_CFG_EDGE), \
179 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
180 GIC_INTR_CFG_EDGE), \
181 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
182 GIC_INTR_CFG_EDGE), \
183 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
184 GIC_INTR_CFG_EDGE), \
185 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
186 GIC_INTR_CFG_EDGE), \
187 INTR_PROP_DESC(INTEL_S10_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
188 GIC_INTR_CFG_EDGE)
189
190#define PLAT_INTEL_S10_G0_IRQ_PROPS(grp)
191
192#define MAX_IO_HANDLES 4
193#define MAX_IO_DEVICES 4
194#define MAX_IO_BLOCK_DEVICES 2
195
196
197#endif /* __PLATFORM_DEF_H__ */
198