blob: 2c130aee0fbc819d939af378c220d517f5adf343 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Marek Vasute70e74b2019-06-14 02:27:52 +02002 * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef QOS_COMMON_H
8#define QOS_COMMON_H
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02009
Marek Vasute70e74b2019-06-14 02:27:52 +020010#define RCAR_REF_DEFAULT 0U
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011
Marek Vasut48cc6932018-12-12 16:35:00 +010012/* define used for get_refperiod. */
13/* REFPERIOD_CYCLE need smaller than QOSWT_WTSET0_CYCLEs */
14/* refere to plat/renesas/rcar/ddr/ddr_a/ddr_init_e3.h for E3. */
15#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF default */
Marek Vasute70e74b2019-06-14 02:27:52 +020016#define REFPERIOD_CYCLE /* unit:ns */ \
17 ((126 * BASE_SUB_SLOT_NUM * 1000U) / 400)
Marek Vasut48cc6932018-12-12 16:35:00 +010018#else /* REF option */
Marek Vasute70e74b2019-06-14 02:27:52 +020019#define REFPERIOD_CYCLE /* unit:ns */ \
20 ((252 * BASE_SUB_SLOT_NUM * 1000U) / 400)
Marek Vasut48cc6932018-12-12 16:35:00 +010021#endif
22
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020023#if (RCAR_LSI == RCAR_E3)
24/* define used for E3 */
25#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF 3.9usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020026#define SUB_SLOT_CYCLE_E3 0xAFU /* 175 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020027#else /* REF 7.8usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020028#define SUB_SLOT_CYCLE_E3 0x15EU /* 350 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020029#endif /* (RCAR_REF_INT == RCAR_REF_DEFAULT) */
30
Marek Vasute70e74b2019-06-14 02:27:52 +020031#define OPERATING_FREQ_E3 266U /* MHz */
32#define SL_INIT_SSLOTCLK_E3 (SUB_SLOT_CYCLE_E3 - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020033#endif
34
35#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3N)
36/* define used for M3N */
37#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF 1.95usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020038#define SUB_SLOT_CYCLE_M3N 0x7EU /* 126 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020039#else /* REF 3.9usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020040#define SUB_SLOT_CYCLE_M3N 0xFCU /* 252 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020041#endif /* (RCAR_REF_INT == RCAR_REF_DEFAULT) */
42
Marek Vasute70e74b2019-06-14 02:27:52 +020043#define SL_INIT_SSLOTCLK_M3N (SUB_SLOT_CYCLE_M3N - 1U)
44#define QOSWT_WTSET0_CYCLE_M3N /* unit:ns */ \
45 ((SUB_SLOT_CYCLE_M3N * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020046#endif
47
48#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_H3)
49/* define used for H3 */
50#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF 1.95usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020051#define SUB_SLOT_CYCLE_H3_20 0x7EU /* 126 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020052#else /* REF 3.9usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020053#define SUB_SLOT_CYCLE_H3_20 0xFCU /* 252 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020054#endif /* (RCAR_REF_INT == RCAR_REF_DEFAULT) */
55
Marek Vasute70e74b2019-06-14 02:27:52 +020056#define SL_INIT_SSLOTCLK_H3_20 (SUB_SLOT_CYCLE_H3_20 - 1U)
57#define QOSWT_WTSET0_CYCLE_H3_20 /* unit:ns */ \
58 ((SUB_SLOT_CYCLE_H3_20 * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020059
60/* define used for H3 Cut 30 */
61#define SUB_SLOT_CYCLE_H3_30 (SUB_SLOT_CYCLE_H3_20) /* same as H3 Cut 20 */
Marek Vasute70e74b2019-06-14 02:27:52 +020062#define SL_INIT_SSLOTCLK_H3_30 (SUB_SLOT_CYCLE_H3_30 - 1U)
63#define QOSWT_WTSET0_CYCLE_H3_30 /* unit:ns */ \
64 ((SUB_SLOT_CYCLE_H3_30 * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020065
66#endif
67
68#if (RCAR_LSI == RCAR_H3N)
69/* define used for H3N */
70#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF 1.95usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020071#define SUB_SLOT_CYCLE_H3N 0x7EU /* 126 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020072#else /* REF 3.9usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020073#define SUB_SLOT_CYCLE_H3N 0xFCU /* 252 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020074#endif /* (RCAR_REF_INT == RCAR_REF_DEFAULT) */
75
Marek Vasute70e74b2019-06-14 02:27:52 +020076#define SL_INIT_SSLOTCLK_H3N (SUB_SLOT_CYCLE_H3N - 1U)
77#define QOSWT_WTSET0_CYCLE_H3N /* unit:ns */ \
78 ((SUB_SLOT_CYCLE_H3N * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020079
80#endif
81
82#if (RCAR_LSI == RCAR_AUTO) || (RCAR_LSI == RCAR_M3)
83/* define used for M3 */
84#if (RCAR_REF_INT == RCAR_REF_DEFAULT) /* REF 1.95usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020085#define SUB_SLOT_CYCLE_M3_11 0x7EU /* 126 */
86#define SUB_SLOT_CYCLE_M3_30 0x7EU /* 126 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020087#else /* REF 3.9usec */
Marek Vasute70e74b2019-06-14 02:27:52 +020088#define SUB_SLOT_CYCLE_M3_11 0xFCU /* 252 */
89#define SUB_SLOT_CYCLE_M3_30 0xFCU /* 252 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020090#endif /* (RCAR_REF_INT == RCAR_REF_DEFAULT) */
91
Marek Vasute70e74b2019-06-14 02:27:52 +020092#define SL_INIT_SSLOTCLK_M3_11 (SUB_SLOT_CYCLE_M3_11 - 1U)
93#define SL_INIT_SSLOTCLK_M3_30 (SUB_SLOT_CYCLE_M3_30 - 1U)
94#define QOSWT_WTSET0_CYCLE_M3_11 /* unit:ns */ \
95 ((SUB_SLOT_CYCLE_M3_11 * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
96#define QOSWT_WTSET0_CYCLE_M3_30 /* unit:ns */ \
97 ((SUB_SLOT_CYCLE_M3_30 * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020098#endif
99
Marek Vasute70e74b2019-06-14 02:27:52 +0200100#define OPERATING_FREQ 400U /* MHz */
101#define BASE_SUB_SLOT_NUM 0x6U
102#define SUB_SLOT_CYCLE 0x7EU /* 126 */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200103
Marek Vasute70e74b2019-06-14 02:27:52 +0200104#define QOSWT_WTSET0_CYCLE /* unit:ns */ \
105 ((SUB_SLOT_CYCLE * BASE_SUB_SLOT_NUM * 1000U) / OPERATING_FREQ)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200106
107#define SL_INIT_REFFSSLOT (0x3U << 24U)
108#define SL_INIT_SLOTSSLOT ((BASE_SUB_SLOT_NUM - 1U) << 16U)
Marek Vasute70e74b2019-06-14 02:27:52 +0200109#define SL_INIT_SSLOTCLK (SUB_SLOT_CYCLE - 1U)
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200110
111static inline void io_write_32(uintptr_t addr, uint32_t value)
112{
113 *(volatile uint32_t *)addr = value;
114}
115
116static inline uint32_t io_read_32(uintptr_t addr)
117{
118 return *(volatile uint32_t *)addr;
119}
120
121static inline void io_write_64(uintptr_t addr, uint64_t value)
122{
123 *(volatile uint64_t *)addr = value;
124}
125
126typedef struct {
127 uintptr_t addr;
128 uint64_t value;
129} mstat_slot_t;
130
Marek Vasut8d18a652019-06-14 15:55:04 +0200131struct rcar_gen3_dbsc_qos_settings {
132 uint32_t reg;
133 uint32_t val;
134};
135
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200136extern uint32_t qos_init_ddr_ch;
137extern uint8_t qos_init_ddr_phyvalid;
138
Marek Vasut8d18a652019-06-14 15:55:04 +0200139void rcar_qos_dbsc_setting(struct rcar_gen3_dbsc_qos_settings *qos,
140 unsigned int qos_size, bool dbsc_wren);
141
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000142#endif /* QOS_COMMON_H */