blob: b1b9514c3bf1b080db7961ba38326461e7f9e20c [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Chee Hong Ang2382b112020-04-24 21:51:00 +08002 * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved.
Abdul Halim, Muhammad Hadi Asyrafi2f94ca42020-08-05 22:40:46 +08003 * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#include <arch.h>
9#include <arch_helpers.h>
10#include <assert.h>
11#include <common/bl_common.h>
12#include <drivers/arm/gicv2.h>
13#include <drivers/ti/uart/uart_16550.h>
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +080014#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080015#include <lib/xlat_tables/xlat_tables.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080016
Abdul Halim, Muhammad Hadi Asyrafi2f94ca42020-08-05 22:40:46 +080017#include "ccu/ncore_ccu.h"
Hadi Asyrafi593c4c52019-12-17 19:22:17 +080018#include "socfpga_mailbox.h"
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +080019#include "socfpga_private.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080020
21static entry_point_info_t bl32_image_ep_info;
22static entry_point_info_t bl33_image_ep_info;
23
24entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
25{
26 entry_point_info_t *next_image_info;
27
28 next_image_info = (type == NON_SECURE) ?
29 &bl33_image_ep_info : &bl32_image_ep_info;
30
31 /* None of the images on this platform can have 0x0 as the entrypoint */
32 if (next_image_info->pc)
33 return next_image_info;
34 else
35 return NULL;
36}
37
38void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
39 u_register_t arg2, u_register_t arg3)
40{
Andre Przywara98b5a112020-01-25 00:58:35 +000041 static console_t console;
Hadi Asyrafi616da772019-06-27 11:34:03 +080042
Chee Hong Ang2382b112020-04-24 21:51:00 +080043 mmio_write_64(PLAT_SEC_ENTRY, PLAT_SEC_WARM_ENTRY);
44
Boon Khai Ngb19ac612021-08-06 01:16:46 +080045 console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK,
46 PLAT_BAUDRATE, &console);
Hadi Asyrafi616da772019-06-27 11:34:03 +080047 /*
48 * Check params passed from BL31 should not be NULL,
49 */
50 void *from_bl2 = (void *) arg0;
51
52 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
Hadi Asyrafi616da772019-06-27 11:34:03 +080053 assert(params_from_bl2 != NULL);
Hadi Asyrafi616da772019-06-27 11:34:03 +080054
55 /*
56 * Copy BL32 (if populated by BL31) and BL33 entry point information.
57 * They are stored in Secure RAM, in BL31's address space.
58 */
59
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +080060 if (params_from_bl2->h.type == PARAM_BL_PARAMS &&
61 params_from_bl2->h.version >= VERSION_2) {
62
63 bl_params_node_t *bl_params = params_from_bl2->head;
Hadi Asyrafi616da772019-06-27 11:34:03 +080064
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +080065 while (bl_params) {
66 if (bl_params->image_id == BL33_IMAGE_ID)
67 bl33_image_ep_info = *bl_params->ep_info;
Hadi Asyrafi616da772019-06-27 11:34:03 +080068
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +080069 bl_params = bl_params->next_params_info;
70 }
71 } else {
72 struct socfpga_bl31_params *arg_from_bl2 =
73 (struct socfpga_bl31_params *) from_bl2;
74
75 assert(arg_from_bl2->h.type == PARAM_BL31);
76 assert(arg_from_bl2->h.version >= VERSION_1);
77
78 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
79 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
Hadi Asyrafi616da772019-06-27 11:34:03 +080080 }
81 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
82}
83
84static const interrupt_prop_t s10_interrupt_props[] = {
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080085 PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
86 PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
Hadi Asyrafi616da772019-06-27 11:34:03 +080087};
88
89static unsigned int target_mask_array[PLATFORM_CORE_COUNT];
90
91static const gicv2_driver_data_t plat_gicv2_gic_data = {
Hadi Asyrafi9f5dfc92019-10-23 16:26:53 +080092 .gicd_base = PLAT_INTEL_SOCFPGA_GICD_BASE,
93 .gicc_base = PLAT_INTEL_SOCFPGA_GICC_BASE,
Hadi Asyrafi616da772019-06-27 11:34:03 +080094 .interrupt_props = s10_interrupt_props,
95 .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props),
96 .target_masks = target_mask_array,
97 .target_masks_num = ARRAY_SIZE(target_mask_array),
98};
99
100/*******************************************************************************
101 * Perform any BL3-1 platform setup code
102 ******************************************************************************/
103void bl31_platform_setup(void)
104{
Chee Hong Ang64740962020-05-11 00:55:01 +0800105 socfpga_delay_timer_init();
106
Hadi Asyrafi616da772019-06-27 11:34:03 +0800107 /* Initialize the gic cpu and distributor interfaces */
108 gicv2_driver_init(&plat_gicv2_gic_data);
109 gicv2_distif_init();
110 gicv2_pcpu_distif_init();
111 gicv2_cpuif_enable();
Hadi Asyrafi218d8fe2020-01-14 10:51:31 +0800112
113 /* Signal secondary CPUs to jump to BL31 (BL2 = U-boot SPL) */
114 mmio_write_64(PLAT_CPU_RELEASE_ADDR,
115 (uint64_t)plat_secondary_cpus_bl31_entry);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800116
117 mailbox_hps_stage_notify(HPS_EXECUTION_STATE_SSBL);
Abdul Halim, Muhammad Hadi Asyrafi2f94ca42020-08-05 22:40:46 +0800118
119 ncore_enable_ocram_firewall();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800120}
121
122const mmap_region_t plat_agilex_mmap[] = {
123 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
124 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS),
Hadi Asyrafie944d222019-07-30 10:56:38 +0800125 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
Hadi Asyrafi616da772019-06-27 11:34:03 +0800126 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
127 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
128 MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
129 MT_DEVICE | MT_RW | MT_SECURE),
130 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS),
131 MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS),
Hadi Asyrafi5ae876f2019-10-23 17:58:06 +0800132 {0}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800133};
134
135/*******************************************************************************
136 * Perform the very early platform specific architectural setup here. At the
137 * moment this is only intializes the mmu in a quick and dirty way.
138 ******************************************************************************/
139void bl31_plat_arch_setup(void)
140{
141 const mmap_region_t bl_regions[] = {
142 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
143 MT_MEMORY | MT_RW | MT_SECURE),
144 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
145 MT_CODE | MT_SECURE),
146 MAP_REGION_FLAT(BL_RO_DATA_BASE,
147 BL_RO_DATA_END - BL_RO_DATA_BASE,
148 MT_RO_DATA | MT_SECURE),
149#if USE_COHERENT_MEM
150 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
151 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
152 MT_DEVICE | MT_RW | MT_SECURE),
153#endif
Hadi Asyrafi5ae876f2019-10-23 17:58:06 +0800154 {0}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800155 };
156
157 setup_page_tables(bl_regions, plat_agilex_mmap);
158 enable_mmu_el3(0);
159}
160