blob: ddf99dcdb6e727fc1e3a88b70901c6ff3fd0bb7d [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Manish V Badarkhe01e9dd22020-08-04 17:13:14 +01002 * Copyright (c) 2014-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef JUNO_DEF_H
8#define JUNO_DEF_H
Sandrine Bailleux798140d2014-07-17 16:06:39 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Sandrine Bailleux798140d2014-07-17 16:06:39 +010011
Manish V Badarkhe01e9dd22020-08-04 17:13:14 +010012/******************************************************************************
13 * Definition of platform soc id
14 *****************************************************************************/
15#define JUNO_SOC_ID 1
16
Sandrine Bailleux798140d2014-07-17 16:06:39 +010017/*******************************************************************************
18 * Juno memory map related constants
19 ******************************************************************************/
Sandrine Bailleuxfd8f8982015-02-04 14:06:10 +000020
21/* Board revisions */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000022#define REV_JUNO_R0 U(0x1) /* Rev B */
23#define REV_JUNO_R1 U(0x2) /* Rev C */
24#define REV_JUNO_R2 U(0x3) /* Rev D */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010025
Dan Handley7bef8002015-03-19 19:22:44 +000026/* Bypass offset from start of NOR flash */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000027#define BL1_ROM_BYPASS_OFFSET UL(0x03EC0000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010028
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000029#define EMMC_BASE UL(0x0c000000)
30#define EMMC_SIZE UL(0x04000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010031
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000032#define PSRAM_BASE UL(0x14000000)
33#define PSRAM_SIZE UL(0x02000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010034
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000035#define JUNO_SSC_VER_PART_NUM U(0x030)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010036
37/*******************************************************************************
Soby Mathew47e43f22016-02-01 14:04:34 +000038 * Juno topology related constants
39 ******************************************************************************/
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060040#define JUNO_CLUSTER_COUNT U(2)
41#define JUNO_CLUSTER0_CORE_COUNT U(2)
42#define JUNO_CLUSTER1_CORE_COUNT U(4)
Soby Mathew47e43f22016-02-01 14:04:34 +000043
44/*******************************************************************************
Sandrine Bailleux798140d2014-07-17 16:06:39 +010045 * TZC-400 related constants
46 ******************************************************************************/
Dan Handley7bef8002015-03-19 19:22:44 +000047#define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */
48#define TZC400_NSAID_PCIE 1
49#define TZC400_NSAID_HDLCD0 2
50#define TZC400_NSAID_HDLCD1 3
51#define TZC400_NSAID_USB 4
52#define TZC400_NSAID_DMA330 5
53#define TZC400_NSAID_THINLINKS 6
54#define TZC400_NSAID_AP 9
55#define TZC400_NSAID_GPU 10
56#define TZC400_NSAID_SCP 11
57#define TZC400_NSAID_CORESIGHT 12
Sandrine Bailleux798140d2014-07-17 16:06:39 +010058
Juan Castillo21b04192014-08-12 17:24:30 +010059/*******************************************************************************
dp-arm8f59e152017-02-27 12:21:43 +000060 * TRNG related constants
61 ******************************************************************************/
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000062#define TRNG_BASE UL(0x7FE60000)
dp-arm8f59e152017-02-27 12:21:43 +000063#define TRNG_NOUTPUTS 4
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000064#define TRNG_STATUS UL(0x10)
65#define TRNG_INTMASK UL(0x14)
66#define TRNG_CONFIG UL(0x18)
67#define TRNG_CONTROL UL(0x1C)
dp-armb3263b32017-02-28 14:43:15 +000068#define TRNG_NBYTES 16 /* Number of bytes generated per round. */
dp-arm8f59e152017-02-27 12:21:43 +000069
70/*******************************************************************************
Robin Murphy0f1d6662015-01-09 14:30:58 +000071 * MMU-401 related constants
72 ******************************************************************************/
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000073#define MMU401_SSD_OFFSET UL(0x4000)
74#define MMU401_DMA330_BASE UL(0x7fb00000)
Dan Handley7bef8002015-03-19 19:22:44 +000075
Vikram Kanigirif3bcea22015-06-24 17:51:09 +010076/*******************************************************************************
77 * Interrupt handling constants
78 ******************************************************************************/
79#define JUNO_IRQ_DMA_SMMU 126
80#define JUNO_IRQ_HDLCD0_SMMU 128
81#define JUNO_IRQ_HDLCD1_SMMU 130
82#define JUNO_IRQ_USB_SMMU 132
83#define JUNO_IRQ_THIN_LINKS_SMMU 134
84#define JUNO_IRQ_SEC_I2C 137
85#define JUNO_IRQ_GPU_SMMU_1 73
86#define JUNO_IRQ_ETR_SMMU 75
Robin Murphy0f1d6662015-01-09 14:30:58 +000087
Roberto Vargasbcca6c62018-06-11 16:15:35 +010088/*******************************************************************************
89 * Memprotect definitions
90 ******************************************************************************/
91/* PSCI memory protect definitions:
92 * This variable is stored in a non-secure flash because some ARM reference
93 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
94 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
95 */
96#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
97 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
98
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010099#endif /* JUNO_DEF_H */