blob: 8e74526346cc409dc46d6e01ea47ba77f4af5b5c [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Zelalem87675d42020-02-03 14:56:42 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Soby Mathewfeac8fc2015-09-29 15:47:16 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handley9df48042015-03-19 18:58:55 +00009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
12#include <common/debug.h>
Antonio Nino Diaz326f56b2019-01-23 18:55:03 +000013#include <drivers/arm/css/css_scp.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <lib/cassert.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000015#include <plat/arm/common/plat_arm.h>
16#include <plat/arm/css/common/css_pm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017
Soby Mathewfeac8fc2015-09-29 15:47:16 +010018/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
19#pragma weak plat_arm_psci_pm_ops
Soby Mathewfec4eb72015-07-01 16:16:20 +010020
Soby Mathew7799cf72015-04-16 14:49:09 +010021#if ARM_RECOM_STATE_ID_ENC
22/*
23 * The table storing the valid idle power states. Ensure that the
24 * array entries are populated in ascending order of state-id to
25 * enable us to use binary search during power state validation.
26 * The table must be terminated by a NULL entry.
27 */
28const unsigned int arm_pm_idle_states[] = {
Soby Mathewa869de12015-05-08 10:18:59 +010029 /* State-id - 0x001 */
30 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
31 ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
32 /* State-id - 0x002 */
33 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
34 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
35 /* State-id - 0x022 */
36 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
37 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
38#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
39 /* State-id - 0x222 */
40 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
41 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
42#endif
Soby Mathew7799cf72015-04-16 14:49:09 +010043 0,
44};
Soby Mathewa869de12015-05-08 10:18:59 +010045#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew7799cf72015-04-16 14:49:09 +010046
Soby Mathew61e8d0b2015-10-12 17:32:29 +010047/*
48 * All the power management helpers in this file assume at least cluster power
49 * level is supported.
50 */
51CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
52 assert_max_pwr_lvl_supported_mismatch);
53
Soby Mathew7a3b5eb2016-12-09 15:23:08 +000054/*
55 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
56 * assumed by the CSS layer.
57 */
58CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
59 assert_max_pwr_lvl_higher_than_css_sys_lvl);
60
Dan Handley9df48042015-03-19 18:58:55 +000061/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010062 * Handler called when a power domain is about to be turned on. The
Dan Handley9df48042015-03-19 18:58:55 +000063 * level and mpidr determine the affinity instance.
64 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010065int css_pwr_domain_on(u_register_t mpidr)
Dan Handley9df48042015-03-19 18:58:55 +000066{
Soby Mathew200fffd2016-10-21 11:34:59 +010067 css_scp_on(mpidr);
Dan Handley9df48042015-03-19 18:58:55 +000068
69 return PSCI_E_SUCCESS;
70}
71
Soby Mathew12012dd2015-10-26 14:01:53 +000072static void css_pwr_domain_on_finisher_common(
73 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +000074{
Soby Mathew12012dd2015-10-26 14:01:53 +000075 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010076
Dan Handley9df48042015-03-19 18:58:55 +000077 /*
78 * Perform the common cluster specific operations i.e enable coherency
79 * if this cluster was off.
80 */
Soby Mathew12012dd2015-10-26 14:01:53 +000081 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +000082 plat_arm_interconnect_enter_coherency();
Soby Mathew12012dd2015-10-26 14:01:53 +000083}
Dan Handley9df48042015-03-19 18:58:55 +000084
Soby Mathew12012dd2015-10-26 14:01:53 +000085/*******************************************************************************
86 * Handler called when a power level has just been powered on after
87 * being turned off earlier. The target_state encodes the low power state that
88 * each level has woken up from. This handler would never be invoked with
89 * the system power domain uninitialized as either the primary would have taken
90 * care of it as part of cold boot or the first core awakened from system
91 * suspend would have already initialized it.
92 ******************************************************************************/
93void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
94{
95 /* Assert that the system power domain need not be initialized */
Nariman Poushincd956262018-05-01 09:28:40 +010096 assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010097
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -050098 css_pwr_domain_on_finisher_common(target_state);
99}
100
101/*******************************************************************************
102 * Handler called when a power domain has just been powered on and the cpu
103 * and its cluster are fully participating in coherent transaction on the
104 * interconnect. Data cache must be enabled for CPU at this point.
105 ******************************************************************************/
106void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state)
107{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000108 /* Program the gic per-cpu distributor or re-distributor interface */
109 plat_arm_gic_pcpu_init();
110
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500111 /* Enable the gic cpu interface */
112 plat_arm_gic_cpuif_enable();
Dan Handley9df48042015-03-19 18:58:55 +0000113}
114
115/*******************************************************************************
116 * Common function called while turning a cpu off or suspending it. It is called
117 * from css_off() or css_suspend() when these functions in turn are called for
Soby Mathewfec4eb72015-07-01 16:16:20 +0100118 * power domain at the highest power level which will be powered down. It
119 * performs the actions common to the OFF and SUSPEND calls.
Dan Handley9df48042015-03-19 18:58:55 +0000120 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100121static void css_power_down_common(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000122{
Dan Handley9df48042015-03-19 18:58:55 +0000123 /* Prevent interrupts from spuriously waking up this cpu */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000124 plat_arm_gic_cpuif_disable();
Dan Handley9df48042015-03-19 18:58:55 +0000125
126 /* Cluster is to be turned off, so disable coherency */
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500127 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) {
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000128 plat_arm_interconnect_exit_coherency();
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500129
130#if HW_ASSISTED_COHERENCY
131 uint32_t reg;
132
133 /*
134 * If we have determined this core to be the last man standing and we
135 * intend to power down the cluster proactively, we provide a hint to
136 * the power controller that cluster power is not required when all
137 * cores are powered down.
138 * Note that this is only an advisory to power controller and is supported
139 * by SoCs with DynamIQ Shared Units only.
140 */
141 reg = read_clusterpwrdn();
142
143 /* Clear and set bit 0 : Cluster power not required */
144 reg &= ~DSU_CLUSTER_PWR_MASK;
145 reg |= DSU_CLUSTER_PWR_OFF;
146 write_clusterpwrdn(reg);
147#endif
148 }
Dan Handley9df48042015-03-19 18:58:55 +0000149}
150
151/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100152 * Handler called when a power domain is about to be turned off. The
153 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000154 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100155void css_pwr_domain_off(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000156{
Soby Mathew12012dd2015-10-26 14:01:53 +0000157 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100158 css_power_down_common(target_state);
Soby Mathew200fffd2016-10-21 11:34:59 +0100159 css_scp_off(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000160}
161
162/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100163 * Handler called when a power domain is about to be suspended. The
164 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000165 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100166void css_pwr_domain_suspend(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000167{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100168 /*
Soby Mathew12012dd2015-10-26 14:01:53 +0000169 * CSS currently supports retention only at cpu level. Just return
Soby Mathewfec4eb72015-07-01 16:16:20 +0100170 * as nothing is to be done for retention.
171 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000172 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Dan Handley9df48042015-03-19 18:58:55 +0000173 return;
174
Soby Mathew9ca28062017-10-11 16:08:58 +0100175
Soby Mathew12012dd2015-10-26 14:01:53 +0000176 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100177 css_power_down_common(target_state);
Soby Mathew9ca28062017-10-11 16:08:58 +0100178
179 /* Perform system domain state saving if issuing system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100180 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
Soby Mathew9ca28062017-10-11 16:08:58 +0100181 arm_system_pwr_domain_save();
182
183 /* Power off the Redistributor after having saved its context */
184 plat_arm_gic_redistif_off();
185 }
186
Soby Mathew200fffd2016-10-21 11:34:59 +0100187 css_scp_suspend(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000188}
189
190/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100191 * Handler called when a power domain has just been powered on after
192 * having been suspended earlier. The target_state encodes the low power state
193 * that each level has woken up from.
Dan Handley9df48042015-03-19 18:58:55 +0000194 * TODO: At the moment we reuse the on finisher and reinitialize the secure
195 * context. Need to implement a separate suspend finisher.
196 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100197void css_pwr_domain_suspend_finish(
Soby Mathewfec4eb72015-07-01 16:16:20 +0100198 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000199{
Soby Mathew12012dd2015-10-26 14:01:53 +0000200 /* Return as nothing is to be done on waking up from retention. */
201 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100202 return;
203
Soby Mathew12012dd2015-10-26 14:01:53 +0000204 /* Perform system domain restore if woken up from system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100205 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
Soby Mathew9ca28062017-10-11 16:08:58 +0100206 /*
207 * At this point, the Distributor must be powered on to be ready
208 * to have its state restored. The Redistributor will be powered
209 * on as part of gicv3_rdistif_init_restore.
210 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000211 arm_system_pwr_domain_resume();
Soby Mathew12012dd2015-10-26 14:01:53 +0000212
213 css_pwr_domain_on_finisher_common(target_state);
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500214
215 /* Enable the gic cpu interface */
216 plat_arm_gic_cpuif_enable();
Dan Handley9df48042015-03-19 18:58:55 +0000217}
218
219/*******************************************************************************
220 * Handlers to shutdown/reboot the system
221 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100222void __dead2 css_system_off(void)
Dan Handley9df48042015-03-19 18:58:55 +0000223{
Soby Mathew200fffd2016-10-21 11:34:59 +0100224 css_scp_sys_shutdown();
Dan Handley9df48042015-03-19 18:58:55 +0000225}
226
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100227void __dead2 css_system_reset(void)
Dan Handley9df48042015-03-19 18:58:55 +0000228{
Soby Mathew200fffd2016-10-21 11:34:59 +0100229 css_scp_sys_reboot();
Dan Handley9df48042015-03-19 18:58:55 +0000230}
231
232/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100233 * Handler called when the CPU power domain is about to enter standby.
Dan Handley9df48042015-03-19 18:58:55 +0000234 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100235void css_cpu_standby(plat_local_state_t cpu_state)
Dan Handley9df48042015-03-19 18:58:55 +0000236{
237 unsigned int scr;
238
Soby Mathewfec4eb72015-07-01 16:16:20 +0100239 assert(cpu_state == ARM_LOCAL_STATE_RET);
240
Dan Handley9df48042015-03-19 18:58:55 +0000241 scr = read_scr_el3();
David Wangc1d9cfb2016-06-07 09:22:40 +0800242 /*
243 * Enable the Non secure interrupt to wake the CPU.
244 * In GICv3 affinity routing mode, the non secure group1 interrupts use
245 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
246 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
247 * routing mode.
248 */
249 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
Dan Handley9df48042015-03-19 18:58:55 +0000250 isb();
251 dsb();
252 wfi();
253
254 /*
255 * Restore SCR to the original value, synchronisation of scr_el3 is
256 * done by eret while el3_exit to save some execution cycles.
257 */
258 write_scr_el3(scr);
259}
260
261/*******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100262 * Handler called to return the 'req_state' for system suspend.
263 ******************************************************************************/
264void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
265{
266 unsigned int i;
267
268 /*
269 * System Suspend is supported only if the system power domain node
270 * is implemented.
271 */
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000272 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100273
274 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
275 req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
276}
277
278/*******************************************************************************
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100279 * Handler to query CPU/cluster power states from SCP
280 ******************************************************************************/
281int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
282{
Soby Mathew200fffd2016-10-21 11:34:59 +0100283 return css_scp_get_power_state(mpidr, power_level);
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100284}
285
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000286/*
287 * The system power domain suspend is only supported only via
288 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
289 * will be downgraded to the lower level.
290 */
291static int css_validate_power_state(unsigned int power_state,
292 psci_power_state_t *req_state)
293{
294 int rc;
295 rc = arm_validate_power_state(power_state, req_state);
296
297 /*
Nariman Poushin16b41092018-05-01 13:07:47 +0100298 * Ensure that we don't overrun the pwr_domain_state array in the case
299 * where the platform supported max power level is less than the system
300 * power level
301 */
302
303#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)
304
305 /*
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000306 * Ensure that the system power domain level is never suspended
307 * via PSCI CPU SUSPEND API. Currently system suspend is only
308 * supported via PSCI SYSTEM SUSPEND API.
309 */
Nariman Poushin16b41092018-05-01 13:07:47 +0100310
311 req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
312 ARM_LOCAL_STATE_RUN;
313#endif
314
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000315 return rc;
316}
317
318/*
319 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
320 * `css_validate_power_state`, we do not downgrade the system power
321 * domain level request in `power_state` as it will be used to query the
322 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
323 */
324static int css_translate_power_state_by_mpidr(u_register_t mpidr,
325 unsigned int power_state,
326 psci_power_state_t *output_state)
327{
328 return arm_validate_power_state(power_state, output_state);
329}
330
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100331/*******************************************************************************
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100332 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
333 * platform will take care of registering the handlers with PSCI.
Dan Handley9df48042015-03-19 18:58:55 +0000334 ******************************************************************************/
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100335plat_psci_ops_t plat_arm_psci_pm_ops = {
Soby Mathewfec4eb72015-07-01 16:16:20 +0100336 .pwr_domain_on = css_pwr_domain_on,
337 .pwr_domain_on_finish = css_pwr_domain_on_finish,
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500338 .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late,
Soby Mathewfec4eb72015-07-01 16:16:20 +0100339 .pwr_domain_off = css_pwr_domain_off,
340 .cpu_standby = css_cpu_standby,
341 .pwr_domain_suspend = css_pwr_domain_suspend,
342 .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish,
Dan Handley9df48042015-03-19 18:58:55 +0000343 .system_off = css_system_off,
344 .system_reset = css_system_reset,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000345 .validate_power_state = css_validate_power_state,
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100346 .validate_ns_entrypoint = arm_validate_psci_entrypoint,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000347 .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
348 .get_node_hw_state = css_node_hw_state,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100349 .get_sys_suspend_power_state = css_get_sys_suspend_power_state,
Roberto Vargas550eb082018-01-05 16:00:05 +0000350
351#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100352 .mem_protect_chk = arm_psci_mem_protect_chk,
353 .read_mem_protect = arm_psci_read_mem_protect,
354 .write_mem_protect = arm_nor_psci_write_mem_protect,
355#endif
Roberto Vargas3caafd72017-08-16 08:57:45 +0100356#if CSS_USE_SCMI_SDS_DRIVER
357 .system_reset2 = css_system_reset2,
358#endif
Dan Handley9df48042015-03-19 18:58:55 +0000359};