blob: e66b9275152ff0ec8132b69bc1446a50c6c303cf [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
10#include <cassert.h>
11#include <platform_def.h>
12#include <utils.h>
Isla Mitchellc4a1a072017-08-07 11:20:13 +010013#include <utils_def.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000014#include <xlat_tables_v2.h>
15#include "../xlat_tables_private.h"
16
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000017#if ENABLE_ASSERTIONS
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010018unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000019{
20 /* Physical address space size for long descriptor format. */
21 return (1ull << 40) - 1ull;
22}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000023#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000024
25int is_mmu_enabled(void)
26{
27 return (read_sctlr() & SCTLR_M_BIT) != 0;
28}
29
Antonio Nino Diazac998032017-02-27 17:23:54 +000030#if PLAT_XLAT_TABLES_DYNAMIC
31
32void xlat_arch_tlbi_va(uintptr_t va)
33{
34 /*
35 * Ensure the translation table write has drained into memory before
36 * invalidating the TLB entry.
37 */
38 dsbishst();
39
40 tlbimvaais(TLBI_ADDR(va));
41}
42
43void xlat_arch_tlbi_va_sync(void)
44{
45 /* Invalidate all entries from branch predictors. */
46 bpiallis();
47
48 /*
49 * A TLB maintenance instruction can complete at any time after
50 * it is issued, but is only guaranteed to be complete after the
51 * execution of DSB by the PE that executed the TLB maintenance
52 * instruction. After the TLB invalidate instruction is
53 * complete, no new memory accesses using the invalidated TLB
54 * entries will be observed by any observer of the system
55 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
56 * "Ordering and completion of TLB maintenance instructions".
57 */
58 dsbish();
59
60 /*
61 * The effects of a completed TLB maintenance instruction are
62 * only guaranteed to be visible on the PE that executed the
63 * instruction after the execution of an ISB instruction by the
64 * PE that executed the TLB maintenance instruction.
65 */
66 isb();
67}
68
69#endif /* PLAT_XLAT_TABLES_DYNAMIC */
70
Antonio Nino Diazefabaa92017-04-27 13:30:22 +010071int xlat_arch_current_el(void)
72{
73 /*
74 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor, System,
75 * SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
76 */
77 return 3;
78}
79
80uint64_t xlat_arch_get_xn_desc(int el __unused)
81{
82 return UPPER_ATTRS(XN);
83}
84
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000085/*******************************************************************************
Sandrine Bailleux1423d052017-05-31 13:38:51 +010086 * Function for enabling the MMU in Secure PL1, assuming that the page tables
87 * have already been created.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000088 ******************************************************************************/
Sandrine Bailleux1423d052017-05-31 13:38:51 +010089void enable_mmu_arch(unsigned int flags,
90 uint64_t *base_table,
Sandrine Bailleux46c53a22017-07-11 15:11:10 +010091 unsigned long long max_pa,
92 uintptr_t max_va)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000093{
94 u_register_t mair0, ttbcr, sctlr;
95 uint64_t ttbr0;
96
97 assert(IS_IN_SECURE());
Sandrine Bailleux1423d052017-05-31 13:38:51 +010098
99 sctlr = read_sctlr();
100 assert((sctlr & SCTLR_M_BIT) == 0);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000101
102 /* Invalidate TLBs at the current exception level */
103 tlbiall();
104
105 /* Set attributes in the right indices of the MAIR */
106 mair0 = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
107 mair0 |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
108 ATTR_IWBWA_OWBWA_NTR_INDEX);
109 mair0 |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
110 ATTR_NON_CACHEABLE_INDEX);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100111
112 /*
113 * Configure the control register for stage 1 of the PL1&0 translation
114 * regime.
115 */
116
117 /* Use the Long-descriptor translation table format. */
118 ttbcr = TTBCR_EAE_BIT;
119
120 /*
121 * Disable translation table walk for addresses that are translated
122 * using TTBR1. Therefore, only TTBR0 is used.
123 */
124 ttbcr |= TTBCR_EPD1_BIT;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000125
126 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100127 * Limit the input address ranges and memory region sizes translated
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100128 * using TTBR0 to the given virtual address space size, if smaller than
129 * 32 bits.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100130 */
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100131 if (max_va != UINT32_MAX) {
132 uintptr_t virtual_addr_space_size = max_va + 1;
133 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
134 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100135 * __builtin_ctzll(0) is undefined but here we are guaranteed
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100136 * that virtual_addr_space_size is in the range [1, UINT32_MAX].
137 */
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100138 ttbcr |= 32 - __builtin_ctzll(virtual_addr_space_size);
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100139 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100140
141 /*
142 * Set the cacheability and shareability attributes for memory
143 * associated with translation table walks using TTBR0.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000144 */
Summer Qindaf5dbb2017-03-16 17:16:34 +0000145 if (flags & XLAT_TABLE_NC) {
146 /* Inner & outer non-cacheable non-shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100147 ttbcr |= TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
148 TTBCR_RGN0_INNER_NC;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000149 } else {
150 /* Inner & outer WBWA & shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100151 ttbcr |= TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
152 TTBCR_RGN0_INNER_WBA;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000153 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000154
155 /* Set TTBR0 bits as well */
156 ttbr0 = (uint64_t)(uintptr_t) base_table;
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100157#if ARM_ARCH_AT_LEAST(8, 2)
158 /*
159 * Enable CnP bit so as to share page tables with all PEs.
160 * Mandatory for ARMv8.2 implementations.
161 */
162 ttbr0 |= TTBR_CNP_BIT;
163#endif
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100164
165 /* Now program the relevant system registers */
166 write_mair0(mair0);
167 write_ttbcr(ttbcr);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000168 write64_ttbr0(ttbr0);
169 write64_ttbr1(0);
170
171 /*
172 * Ensure all translation table writes have drained
173 * into memory, the TLB invalidation is complete,
174 * and translation register writes are committed
175 * before enabling the MMU
176 */
Dimitris Papastamos12f8be52017-06-20 09:25:10 +0100177 dsbish();
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000178 isb();
179
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000180 sctlr |= SCTLR_WXN_BIT | SCTLR_M_BIT;
181
182 if (flags & DISABLE_DCACHE)
183 sctlr &= ~SCTLR_C_BIT;
184 else
185 sctlr |= SCTLR_C_BIT;
186
187 write_sctlr(sctlr);
188
189 /* Ensure the MMU enable takes effect immediately */
190 isb();
191}