Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 1 | # |
Dan Handley | 6fa89a2 | 2018-02-27 16:03:58 +0000 | [diff] [blame] | 2 | # Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 5 | # |
| 6 | |
| 7 | # Default, static values for build variables, listed in alphabetic order. |
| 8 | # Dependencies between build options, if any, are handled in the top-level |
| 9 | # Makefile, after this file is included. This ensures that the former is better |
| 10 | # poised to handle dependencies, as all build variables would have a default |
| 11 | # value by then. |
| 12 | |
| 13 | # The AArch32 Secure Payload to be built as BL32 image |
| 14 | AARCH32_SP := none |
| 15 | |
| 16 | # The Target build architecture. Supported values are: aarch64, aarch32. |
| 17 | ARCH := aarch64 |
| 18 | |
Jeenu Viswambharan | fca7680 | 2017-01-16 16:52:35 +0000 | [diff] [blame] | 19 | # ARM Architecture major and minor versions: 8.0 by default. |
| 20 | ARM_ARCH_MAJOR := 8 |
| 21 | ARM_ARCH_MINOR := 0 |
| 22 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 23 | # Determine the version of ARM GIC architecture to use for interrupt management |
| 24 | # in EL3. The platform port can change this value if needed. |
| 25 | ARM_GIC_ARCH := 2 |
| 26 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 27 | # Base commit to perform code check on |
| 28 | BASE_COMMIT := origin/master |
| 29 | |
Roberto Vargas | e0e9946 | 2017-10-30 14:43:43 +0000 | [diff] [blame] | 30 | # Execute BL2 at EL3 |
| 31 | BL2_AT_EL3 := 0 |
| 32 | |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 33 | # BL2 image is stored in XIP memory, for now, this option is only supported |
| 34 | # when BL2_AT_EL3 is 1. |
| 35 | BL2_IN_XIP_MEM := 0 |
| 36 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 37 | # By default, consider that the platform may release several CPUs out of reset. |
| 38 | # The platform Makefile is free to override this value. |
| 39 | COLD_BOOT_SINGLE_CPU := 0 |
| 40 | |
Julius Werner | b624ae0 | 2017-06-09 15:17:15 -0700 | [diff] [blame] | 41 | # Flag to compile in coreboot support code. Exclude by default. The coreboot |
| 42 | # Makefile system will set this when compiling TF as part of a coreboot image. |
| 43 | COREBOOT := 0 |
| 44 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 45 | # For Chain of Trust |
| 46 | CREATE_KEYS := 1 |
| 47 | |
| 48 | # Build flag to include AArch32 registers in cpu context save and restore during |
| 49 | # world switch. This flag must be set to 0 for AArch64-only platforms. |
| 50 | CTX_INCLUDE_AARCH32_REGS := 1 |
| 51 | |
| 52 | # Include FP registers in cpu context |
| 53 | CTX_INCLUDE_FPREGS := 0 |
| 54 | |
| 55 | # Debug build |
| 56 | DEBUG := 0 |
| 57 | |
| 58 | # Build platform |
| 59 | DEFAULT_PLAT := fvp |
| 60 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 61 | # Flag to enable Performance Measurement Framework |
| 62 | ENABLE_PMF := 0 |
| 63 | |
| 64 | # Flag to enable PSCI STATs functionality |
| 65 | ENABLE_PSCI_STAT := 0 |
| 66 | |
| 67 | # Flag to enable runtime instrumentation using PMF |
| 68 | ENABLE_RUNTIME_INSTRUMENTATION := 0 |
| 69 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 70 | # Flag to enable stack corruption protection |
| 71 | ENABLE_STACK_PROTECTOR := 0 |
| 72 | |
Jeenu Viswambharan | 10a6727 | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 73 | # Flag to enable exception handling in EL3 |
| 74 | EL3_EXCEPTION_HANDLING := 0 |
| 75 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 76 | # Build flag to treat usage of deprecated platform and framework APIs as error. |
| 77 | ERROR_DEPRECATED := 0 |
| 78 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 79 | # Fault injection support |
| 80 | FAULT_INJECTION_SUPPORT := 0 |
| 81 | |
Masahiro Yamada | 4d87eb4 | 2016-12-25 13:52:22 +0900 | [diff] [blame] | 82 | # Byte alignment that each component in FIP is aligned to |
| 83 | FIP_ALIGN := 0 |
| 84 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 85 | # Default FIP file name |
| 86 | FIP_NAME := fip.bin |
| 87 | |
| 88 | # Default FWU_FIP file name |
| 89 | FWU_FIP_NAME := fwu_fip.bin |
| 90 | |
| 91 | # For Chain of Trust |
| 92 | GENERATE_COT := 0 |
| 93 | |
Jeenu Viswambharan | c06f05c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 94 | # Hint platform interrupt control layer that Group 0 interrupts are for EL3. By |
| 95 | # default, they are for Secure EL1. |
| 96 | GICV2_G0_FOR_EL3 := 0 |
| 97 | |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 98 | # Route External Aborts to EL3. Disabled by default; External Aborts are handled |
| 99 | # by lower ELs. |
| 100 | HANDLE_EA_EL3_FIRST := 0 |
| 101 | |
Jeenu Viswambharan | a10d64e | 2017-01-04 13:51:42 +0000 | [diff] [blame] | 102 | # Whether system coherency is managed in hardware, without explicit software |
| 103 | # operations. |
| 104 | HW_ASSISTED_COHERENCY := 0 |
| 105 | |
Soby Mathew | 13b1605 | 2017-08-31 11:49:32 +0100 | [diff] [blame] | 106 | # Set the default algorithm for the generation of Trusted Board Boot keys |
| 107 | KEY_ALG := rsa |
| 108 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 109 | # Flag to enable new version of image loading |
| 110 | LOAD_IMAGE_V2 := 0 |
| 111 | |
Dan Handley | 6fa89a2 | 2018-02-27 16:03:58 +0000 | [diff] [blame] | 112 | # Enable use of the console API allowing multiple consoles to be registered |
| 113 | # at the same time. |
| 114 | MULTI_CONSOLE_API := 0 |
Julius Werner | 94f8907 | 2017-07-31 18:15:11 -0700 | [diff] [blame] | 115 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 116 | # NS timer register save and restore |
| 117 | NS_TIMER_SWITCH := 0 |
| 118 | |
| 119 | # Build PL011 UART driver in minimal generic UART mode |
| 120 | PL011_GENERIC_UART := 0 |
| 121 | |
| 122 | # By default, consider that the platform's reset address is not programmable. |
| 123 | # The platform Makefile is free to override this value. |
| 124 | PROGRAMMABLE_RESET_ADDRESS := 0 |
| 125 | |
| 126 | # Flag used to choose the power state format viz Extended State-ID or the |
| 127 | # Original format. |
| 128 | PSCI_EXTENDED_STATE_ID := 0 |
| 129 | |
Jeenu Viswambharan | 9a7ce2f | 2018-04-04 16:07:11 +0100 | [diff] [blame] | 130 | # Enable RAS support |
| 131 | RAS_EXTENSION := 0 |
| 132 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 133 | # By default, BL1 acts as the reset handler, not BL31 |
| 134 | RESET_TO_BL31 := 0 |
| 135 | |
| 136 | # For Chain of Trust |
| 137 | SAVE_KEYS := 0 |
| 138 | |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 139 | # Software Delegated Exception support |
| 140 | SDEI_SUPPORT := 0 |
| 141 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 142 | # Whether code and read-only data should be put on separate memory pages. The |
| 143 | # platform Makefile is free to override this value. |
| 144 | SEPARATE_CODE_AND_RODATA := 0 |
| 145 | |
Antonio Nino Diaz | 35c8cfc | 2018-04-23 15:43:29 +0100 | [diff] [blame] | 146 | # Default to SMCCC Version 1.X |
| 147 | SMCCC_MAJOR_VERSION := 1 |
| 148 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 149 | # SPD choice |
| 150 | SPD := none |
| 151 | |
Antonio Nino Diaz | c41f206 | 2017-10-24 10:07:35 +0100 | [diff] [blame] | 152 | # For including the Secure Partition Manager |
| 153 | ENABLE_SPM := 0 |
| 154 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 155 | # Flag to introduce an infinite loop in BL1 just before it exits into the next |
| 156 | # image. This is meant to help debugging the post-BL2 phase. |
| 157 | SPIN_ON_BL1_EXIT := 0 |
| 158 | |
| 159 | # Flags to build TF with Trusted Boot support |
| 160 | TRUSTED_BOARD_BOOT := 0 |
| 161 | |
| 162 | # Build option to choose whether Trusted firmware uses Coherent memory or not. |
| 163 | USE_COHERENT_MEM := 1 |
| 164 | |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 165 | # Use tbbr_oid.h instead of platform_oid.h |
| 166 | USE_TBBR_DEFS = $(ERROR_DEPRECATED) |
| 167 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 168 | # Build verbosity |
| 169 | V := 0 |
Soby Mathew | 043fe9c | 2017-04-10 22:35:42 +0100 | [diff] [blame] | 170 | |
| 171 | # Whether to enable D-Cache early during warm boot. This is usually |
| 172 | # applicable for platforms wherein interconnect programming is not |
| 173 | # required to enable cache coherency after warm reset (eg: single cluster |
| 174 | # platforms). |
| 175 | WARMBOOT_ENABLE_DCACHE_EARLY := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 176 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 177 | # Build option to enable/disable the Statistical Profiling Extensions |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 178 | ENABLE_SPE_FOR_LOWER_ELS := 1 |
| 179 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 180 | # SPE is only supported on AArch64 so disable it on AArch32. |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 181 | ifeq (${ARCH},aarch32) |
| 182 | override ENABLE_SPE_FOR_LOWER_ELS := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 183 | endif |
Dimitris Papastamos | fcedb69 | 2017-10-16 11:40:10 +0100 | [diff] [blame] | 184 | |
| 185 | ENABLE_AMU := 0 |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 186 | |
| 187 | # By default, enable Scalable Vector Extension if implemented for Non-secure |
| 188 | # lower ELs |
| 189 | # Note SVE is only supported on AArch64 - therefore do not enable in AArch32 |
| 190 | ifneq (${ARCH},aarch32) |
| 191 | ENABLE_SVE_FOR_NS := 1 |
| 192 | else |
| 193 | override ENABLE_SVE_FOR_NS := 0 |
| 194 | endif |