blob: 0ef92a632ccf626a8bbaad5786e0435b34752b18 [file] [log] [blame]
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05301/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
Tanmay Shahfdae9e82022-08-26 15:06:00 -07003 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
Akshay Belsare589ccce2023-05-08 19:00:53 +05304 * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +05305 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053010#include <errno.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053011
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl31/bl31.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070015#include <drivers/arm/dcc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <drivers/arm/pl011.h>
17#include <drivers/console.h>
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -070018#include <lib/mmio.h>
Michal Simek058251a2023-04-13 13:19:11 +020019#include <lib/xlat_tables/xlat_tables_v2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <plat/common/platform.h>
Prasad Kummari536e1102023-06-22 10:50:02 +053021#include <plat_arm.h>
22
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -070023#include <plat_private.h>
24#include <plat_startup.h>
Venkatesh Yadav Abbarapu58b24d82022-07-12 09:19:03 +053025#include "pm_api_sys.h"
Prasad Kummari536e1102023-06-22 10:50:02 +053026#include "pm_client.h"
27#include <pm_ipi.h>
28#include <versal_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000029
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053030static entry_point_info_t bl32_image_ep_info;
31static entry_point_info_t bl33_image_ep_info;
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053032
33/*
34 * Return a pointer to the 'entry_point_info' structure of the next image for
35 * the security state specified. BL33 corresponds to the non-secure image type
36 * while BL32 corresponds to the secure image type. A NULL pointer is returned
37 * if the image does not exist.
38 */
39entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
40{
41 assert(sec_state_is_valid(type));
42
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070043 if (type == NON_SECURE) {
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053044 return &bl33_image_ep_info;
Venkatesh Yadav Abbarapu5f115db2021-01-10 20:40:16 -070045 }
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053046
47 return &bl32_image_ep_info;
48}
49
50/*
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -070051 * Set the build time defaults,if we can't find any config data.
52 */
53static inline void bl31_set_default_config(void)
54{
Abhyuday Godhasarac0c49e52021-08-24 07:39:41 -070055 bl32_image_ep_info.pc = (uintptr_t)BL32_BASE;
56 bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry();
57 bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint();
58 bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX,
59 DISABLE_ALL_EXCEPTIONS);
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -070060}
61
62/*
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053063 * Perform any BL31 specific platform actions. Here is an opportunity to copy
64 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
65 * are lost (potentially). This needs to be done before the MMU is initialized
66 * so that the memory layout can be used while creating page tables.
67 */
68void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
69 u_register_t arg2, u_register_t arg3)
70{
Prasad Kummarie0783112023-04-26 11:02:07 +053071 uint64_t tfa_handoff_addr;
Prasad Kummari07795fa2023-06-08 21:36:38 +053072 uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE;
Venkatesh Yadav Abbarapu58b24d82022-07-12 09:19:03 +053073 enum pm_ret_status ret_status;
Prasad Kummari07795fa2023-06-08 21:36:38 +053074 uint64_t addr[HANDOFF_PARAMS_MAX_SIZE];
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053075
Venkatesh Yadav Abbarapue91b4c22021-12-19 21:36:23 -070076 if (VERSAL_CONSOLE_IS(pl011) || (VERSAL_CONSOLE_IS(pl011_1))) {
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070077 static console_t versal_runtime_console;
78 /* Initialize the console to provide early debug support */
Venkatesh Yadav Abbarapu2cefbcd2022-07-31 14:05:40 +053079 int32_t rc = console_pl011_register((uintptr_t)VERSAL_UART_BASE,
Venkatesh Yadav Abbarapubde87592022-05-24 11:11:12 +053080 (uint32_t)VERSAL_UART_CLOCK,
81 (uint32_t)VERSAL_UART_BAUDRATE,
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070082 &versal_runtime_console);
83 if (rc == 0) {
84 panic();
85 }
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053086
Venkatesh Yadav Abbarapubde87592022-05-24 11:11:12 +053087 console_set_scope(&versal_runtime_console, (uint32_t)(CONSOLE_FLAG_BOOT |
Abhyuday Godhasara096f5cc2021-08-13 06:45:32 -070088 CONSOLE_FLAG_RUNTIME));
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070089 } else if (VERSAL_CONSOLE_IS(dcc)) {
90 /* Initialize the dcc console for debug */
Venkatesh Yadav Abbarapubde87592022-05-24 11:11:12 +053091 int32_t rc = console_dcc_register();
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070092 if (rc == 0) {
93 panic();
94 }
Abhyuday Godhasara4c1a7052021-08-11 02:52:35 -070095 } else {
96 NOTICE("BL31: Did not register for any console.\n");
Venkatesh Yadav Abbarapu17a12ce2020-11-27 08:42:14 -070097 }
Abhyuday Godhasara4c1a7052021-08-11 02:52:35 -070098
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +053099 /* Initialize the platform config for future decision making */
100 versal_config_setup();
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530101
Akshay Belsare589ccce2023-05-08 19:00:53 +0530102 /* Get platform related information */
103 board_detection();
104
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530105 /*
106 * Do initial security configuration to allow DRAM/device access. On
107 * Base VERSAL only DRAM security is programmable (via TrustZone), but
108 * other platforms might have more programmable security devices
109 * present.
110 */
111
112 /* Populate common information for BL32 and BL33 */
113 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
114 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
115 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
116 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
117
Venkatesh Yadav Abbarapu58b24d82022-07-12 09:19:03 +0530118 PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS,
119 (uintptr_t)addr >> 32U, (uintptr_t)addr, max_size);
120 ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0);
121 if (ret_status == PM_RET_SUCCESS) {
122 INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status);
Prasad Kummarie0783112023-04-26 11:02:07 +0530123 tfa_handoff_addr = (uintptr_t)&addr;
Venkatesh Yadav Abbarapu58b24d82022-07-12 09:19:03 +0530124 } else {
Prasad Kummarie0783112023-04-26 11:02:07 +0530125 ERROR("BL31: GET_HANDOFF_PARAMS Failed, read tfa_handoff_addr from reg\n");
126 tfa_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4);
Venkatesh Yadav Abbarapu58b24d82022-07-12 09:19:03 +0530127 }
128
Prasad Kummari07795fa2023-06-08 21:36:38 +0530129 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700130 &bl33_image_ep_info,
Prasad Kummarie0783112023-04-26 11:02:07 +0530131 tfa_handoff_addr);
Prasad Kummari07795fa2023-06-08 21:36:38 +0530132 if (ret == XBL_HANDOFF_NO_STRUCT || ret == XBL_HANDOFF_INVAL_STRUCT) {
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700133 bl31_set_default_config();
Prasad Kummari07795fa2023-06-08 21:36:38 +0530134 } else if (ret == XBL_HANDOFF_TOO_MANY_PARTS) {
Venkatesh Yadav Abbarapu39fdc0a2022-03-03 01:58:36 -0700135 ERROR("BL31: Error too many partitions %u\n", ret);
Prasad Kummari07795fa2023-06-08 21:36:38 +0530136 } else if (ret != XBL_HANDOFF_SUCCESS) {
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700137 panic();
Abhyuday Godhasara4c1a7052021-08-11 02:52:35 -0700138 } else {
Akshay Belsaree3511ae2023-01-11 11:45:25 +0530139 INFO("BL31: PLM to TF-A handover success %u\n", ret);
Venkatesh Yadav Abbarapu9156ffd2020-01-22 21:23:20 -0700140 }
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530141
142 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
143 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
144}
145
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700146static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530147
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700148int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530149{
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700150 static uint32_t index;
151 uint32_t i;
152
153 /* Validate 'handler' and 'id' parameters */
154 if (handler == NULL || index >= MAX_INTR_EL3) {
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530155 return -EINVAL;
156 }
157
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700158 /* Check if a handler has already been registered */
159 for (i = 0; i < index; i++) {
160 if (id == type_el3_interrupt_table[i].id) {
161 return -EALREADY;
162 }
163 }
164
165 type_el3_interrupt_table[index].id = id;
166 type_el3_interrupt_table[index].handler = handler;
167
168 index++;
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530169
170 return 0;
171}
172
173static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
174 void *handle, void *cookie)
175{
176 uint32_t intr_id;
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700177 uint32_t i;
178 interrupt_type_handler_t handler = NULL;
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530179
180 intr_id = plat_ic_get_pending_interrupt_id();
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530181
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700182 for (i = 0; i < MAX_INTR_EL3; i++) {
183 if (intr_id == type_el3_interrupt_table[i].id) {
184 handler = type_el3_interrupt_table[i].handler;
185 }
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530186 }
187
Michal Simek5e2f5962022-09-13 11:48:53 +0200188 if (handler != NULL) {
189 return handler(intr_id, flags, handle, cookie);
190 }
Tanmay Shahfdae9e82022-08-26 15:06:00 -0700191
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530192 return 0;
193}
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530194void bl31_platform_setup(void)
195{
196 /* Initialize the gic cpu and distributor interfaces */
197 plat_versal_gic_driver_init();
198 plat_versal_gic_init();
199}
200
201void bl31_plat_runtime_setup(void)
202{
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530203 uint64_t flags = 0;
Abhyuday Godhasara096f5cc2021-08-13 06:45:32 -0700204 int32_t rc;
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530205
206 set_interrupt_rm_flag(flags, NON_SECURE);
207 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
208 rdo_el3_interrupt_handler, flags);
Abhyuday Godhasarabacbdee2021-08-20 00:27:03 -0700209 if (rc != 0) {
Shubhrajyoti Dattaabf61222021-03-17 23:01:17 +0530210 panic();
211 }
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530212}
213
214/*
215 * Perform the very early platform specific architectural setup here.
216 */
217void bl31_plat_arch_setup(void)
218{
Tejas Patel54d13192019-02-27 18:44:55 +0530219 plat_arm_interconnect_init();
220 plat_arm_interconnect_enter_coherency();
221
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530222 const mmap_region_t bl_regions[] = {
223 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
224 MT_MEMORY | MT_RW | MT_SECURE),
225 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
226 MT_CODE | MT_SECURE),
227 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
228 MT_RO_DATA | MT_SECURE),
229 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
230 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
231 MT_DEVICE | MT_RW | MT_SECURE),
232 {0}
233 };
234
235 setup_page_tables(bl_regions, plat_versal_get_mmap());
Michal Simek058251a2023-04-13 13:19:11 +0200236 enable_mmu(0);
Siva Durga Prasad Paladugufe4af662018-09-25 18:44:58 +0530237}