Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 2 | * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 7 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 8 | #include <arch_helpers.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 9 | #include <assert.h> |
Juan Castillo | a08a5e7 | 2015-05-19 11:54:12 +0100 | [diff] [blame] | 10 | #include <auth_mod.h> |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 11 | #include <bl1.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 12 | #include <bl_common.h> |
Antonio Nino Diaz | e3962d0 | 2017-02-16 16:17:19 +0000 | [diff] [blame] | 13 | #include <console.h> |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 14 | #include <debug.h> |
Jeenu Viswambharan | d5ec367 | 2017-01-03 11:01:51 +0000 | [diff] [blame] | 15 | #include <errata_report.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 16 | #include <platform.h> |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 17 | #include <platform_def.h> |
Antonio Nino Diaz | 3c817f4 | 2018-03-21 10:49:27 +0000 | [diff] [blame] | 18 | #include <smccc_helpers.h> |
Soby Mathew | c53ac5e | 2016-07-20 14:38:36 +0100 | [diff] [blame] | 19 | #include <utils.h> |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 20 | #include <uuid.h> |
Isla Mitchell | 9930501 | 2017-07-11 14:54:08 +0100 | [diff] [blame] | 21 | #include "bl1_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 22 | |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 23 | /* BL1 Service UUID */ |
Roberto Vargas | eace8f1 | 2018-04-26 13:36:53 +0100 | [diff] [blame] | 24 | DEFINE_SVC_UUID2(bl1_svc_uid, |
| 25 | 0xd46739fd, 0xcb72, 0x9a4d, 0xb5, 0x75, |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 26 | 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a); |
| 27 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 28 | static void bl1_load_bl2(void); |
Vikram Kanigiri | a3a5e4a | 2014-05-15 18:27:15 +0100 | [diff] [blame] | 29 | |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 30 | /******************************************************************************* |
Soby Mathew | 6e16a33 | 2018-01-10 12:51:34 +0000 | [diff] [blame] | 31 | * Helper utility to calculate the BL2 memory layout taking into consideration |
| 32 | * the BL1 RW data assuming that it is at the top of the memory layout. |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 33 | ******************************************************************************/ |
Soby Mathew | 6e16a33 | 2018-01-10 12:51:34 +0000 | [diff] [blame] | 34 | void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout, |
| 35 | meminfo_t *bl2_mem_layout) |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 36 | { |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 37 | assert(bl1_mem_layout != NULL); |
| 38 | assert(bl2_mem_layout != NULL); |
| 39 | |
Yatharth Kochar | 51f76f6 | 2016-09-12 16:10:33 +0100 | [diff] [blame] | 40 | /* |
| 41 | * Remove BL1 RW data from the scope of memory visible to BL2. |
| 42 | * This is assuming BL1 RW data is at the top of bl1_mem_layout. |
| 43 | */ |
| 44 | assert(BL1_RW_BASE > bl1_mem_layout->total_base); |
| 45 | bl2_mem_layout->total_base = bl1_mem_layout->total_base; |
| 46 | bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base; |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 47 | |
| 48 | flush_dcache_range((unsigned long)bl2_mem_layout, sizeof(meminfo_t)); |
| 49 | } |
Soby Mathew | 6e16a33 | 2018-01-10 12:51:34 +0000 | [diff] [blame] | 50 | |
Sandrine Bailleux | 467d057 | 2014-06-24 14:02:34 +0100 | [diff] [blame] | 51 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 52 | * Function to perform late architectural and platform specific initialization. |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 53 | * It also queries the platform to load and run next BL image. Only called |
| 54 | * by the primary cpu after a cold boot. |
| 55 | ******************************************************************************/ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 56 | void bl1_main(void) |
| 57 | { |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 58 | unsigned int image_id; |
| 59 | |
Dan Handley | 91b624e | 2014-07-29 17:14:00 +0100 | [diff] [blame] | 60 | /* Announce our arrival */ |
| 61 | NOTICE(FIRMWARE_WELCOME_STR); |
| 62 | NOTICE("BL1: %s\n", version_string); |
| 63 | NOTICE("BL1: %s\n", build_message); |
| 64 | |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 65 | INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, |
| 66 | (void *)BL1_RAM_LIMIT); |
Dan Handley | 91b624e | 2014-07-29 17:14:00 +0100 | [diff] [blame] | 67 | |
Jeenu Viswambharan | d5ec367 | 2017-01-03 11:01:51 +0000 | [diff] [blame] | 68 | print_errata_status(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 69 | |
Antonio Nino Diaz | 3759e3f | 2017-03-22 15:48:51 +0000 | [diff] [blame] | 70 | #if ENABLE_ASSERTIONS |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 71 | u_register_t val; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 72 | /* |
| 73 | * Ensure that MMU/Caches and coherency are turned on |
| 74 | */ |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 75 | #ifdef AARCH32 |
| 76 | val = read_sctlr(); |
| 77 | #else |
Dan Handley | 0cdebbd | 2015-03-30 17:15:16 +0100 | [diff] [blame] | 78 | val = read_sctlr_el3(); |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 79 | #endif |
Andrew Thoelke | 5e287b5 | 2015-06-11 14:12:14 +0100 | [diff] [blame] | 80 | assert(val & SCTLR_M_BIT); |
| 81 | assert(val & SCTLR_C_BIT); |
| 82 | assert(val & SCTLR_I_BIT); |
Dan Handley | 0cdebbd | 2015-03-30 17:15:16 +0100 | [diff] [blame] | 83 | /* |
| 84 | * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the |
| 85 | * provided platform value |
| 86 | */ |
| 87 | val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK; |
| 88 | /* |
| 89 | * If CWG is zero, then no CWG information is available but we can |
| 90 | * at least check the platform value is less than the architectural |
| 91 | * maximum. |
| 92 | */ |
| 93 | if (val != 0) |
| 94 | assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val)); |
| 95 | else |
| 96 | assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE); |
Antonio Nino Diaz | 3759e3f | 2017-03-22 15:48:51 +0000 | [diff] [blame] | 97 | #endif /* ENABLE_ASSERTIONS */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 98 | |
| 99 | /* Perform remaining generic architectural setup from EL3 */ |
| 100 | bl1_arch_setup(); |
| 101 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 102 | #if TRUSTED_BOARD_BOOT |
| 103 | /* Initialize authentication module */ |
| 104 | auth_mod_init(); |
| 105 | #endif /* TRUSTED_BOARD_BOOT */ |
| 106 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 107 | /* Perform platform setup in BL1. */ |
| 108 | bl1_platform_setup(); |
| 109 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 110 | /* Get the image id of next image to load and run. */ |
| 111 | image_id = bl1_plat_get_next_image_id(); |
| 112 | |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 113 | /* |
| 114 | * We currently interpret any image id other than |
| 115 | * BL2_IMAGE_ID as the start of firmware update. |
| 116 | */ |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 117 | if (image_id == BL2_IMAGE_ID) |
| 118 | bl1_load_bl2(); |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 119 | else |
| 120 | NOTICE("BL1-FWU: *******FWU Process Started*******\n"); |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 121 | |
| 122 | bl1_prepare_next_image(image_id); |
Antonio Nino Diaz | e3962d0 | 2017-02-16 16:17:19 +0000 | [diff] [blame] | 123 | |
| 124 | console_flush(); |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | /******************************************************************************* |
| 128 | * This function locates and loads the BL2 raw binary image in the trusted SRAM. |
| 129 | * Called by the primary cpu after a cold boot. |
| 130 | * TODO: Add support for alternative image load mechanism e.g using virtio/elf |
| 131 | * loader etc. |
| 132 | ******************************************************************************/ |
Roberto Vargas | bcfaeff | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 133 | static void bl1_load_bl2(void) |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 134 | { |
| 135 | image_desc_t *image_desc; |
| 136 | image_info_t *image_info; |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 137 | int err; |
| 138 | |
| 139 | /* Get the image descriptor */ |
| 140 | image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID); |
| 141 | assert(image_desc); |
| 142 | |
| 143 | /* Get the image info */ |
| 144 | image_info = &image_desc->image_info; |
Juan Castillo | 3a66aca | 2015-04-13 17:36:19 +0100 | [diff] [blame] | 145 | INFO("BL1: Loading BL2\n"); |
| 146 | |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 147 | err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID); |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 148 | if (err) { |
| 149 | ERROR("Failure in pre image load handling of BL2 (%d)\n", err); |
| 150 | plat_error_handler(err); |
| 151 | } |
| 152 | |
Yatharth Kochar | 51f76f6 | 2016-09-12 16:10:33 +0100 | [diff] [blame] | 153 | err = load_auth_image(BL2_IMAGE_ID, image_info); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 154 | if (err) { |
Dan Handley | 91b624e | 2014-07-29 17:14:00 +0100 | [diff] [blame] | 155 | ERROR("Failed to load BL2 firmware.\n"); |
Juan Castillo | 26ae583 | 2015-09-25 15:41:14 +0100 | [diff] [blame] | 156 | plat_error_handler(err); |
Vikram Kanigiri | da56743 | 2014-04-15 18:08:08 +0100 | [diff] [blame] | 157 | } |
Juan Castillo | d227d8b | 2015-01-07 13:49:59 +0000 | [diff] [blame] | 158 | |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 159 | /* Allow platform to handle image information. */ |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 160 | err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID); |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 161 | if (err) { |
| 162 | ERROR("Failure in post image load handling of BL2 (%d)\n", err); |
| 163 | plat_error_handler(err); |
| 164 | } |
| 165 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 166 | NOTICE("BL1: Booting BL2\n"); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /******************************************************************************* |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 170 | * Function called just before handing over to the next BL to inform the user |
| 171 | * about the boot progress. In debug mode, also print details about the BL |
| 172 | * image's execution context. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 173 | ******************************************************************************/ |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 174 | void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 175 | { |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 176 | #ifdef AARCH32 |
| 177 | NOTICE("BL1: Booting BL32\n"); |
| 178 | #else |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 179 | NOTICE("BL1: Booting BL31\n"); |
Yatharth Kochar | 5d36121 | 2016-06-28 17:07:09 +0100 | [diff] [blame] | 180 | #endif /* AARCH32 */ |
| 181 | print_entry_point_info(bl_ep_info); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 182 | } |
Sandrine Bailleux | b7e97c4 | 2015-11-10 10:01:19 +0000 | [diff] [blame] | 183 | |
| 184 | #if SPIN_ON_BL1_EXIT |
| 185 | void print_debug_loop_message(void) |
| 186 | { |
| 187 | NOTICE("BL1: Debug loop, spinning forever\n"); |
| 188 | NOTICE("BL1: Please connect the debugger to continue\n"); |
| 189 | } |
| 190 | #endif |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 191 | |
| 192 | /******************************************************************************* |
| 193 | * Top level handler for servicing BL1 SMCs. |
| 194 | ******************************************************************************/ |
| 195 | register_t bl1_smc_handler(unsigned int smc_fid, |
| 196 | register_t x1, |
| 197 | register_t x2, |
| 198 | register_t x3, |
| 199 | register_t x4, |
| 200 | void *cookie, |
| 201 | void *handle, |
| 202 | unsigned int flags) |
| 203 | { |
| 204 | |
| 205 | #if TRUSTED_BOARD_BOOT |
| 206 | /* |
| 207 | * Dispatch FWU calls to FWU SMC handler and return its return |
| 208 | * value |
| 209 | */ |
| 210 | if (is_fwu_fid(smc_fid)) { |
| 211 | return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie, |
| 212 | handle, flags); |
| 213 | } |
| 214 | #endif |
| 215 | |
| 216 | switch (smc_fid) { |
| 217 | case BL1_SMC_CALL_COUNT: |
| 218 | SMC_RET1(handle, BL1_NUM_SMC_CALLS); |
| 219 | |
| 220 | case BL1_SMC_UID: |
| 221 | SMC_UUID_RET(handle, bl1_svc_uid); |
| 222 | |
| 223 | case BL1_SMC_VERSION: |
| 224 | SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER); |
| 225 | |
| 226 | default: |
| 227 | break; |
| 228 | } |
| 229 | |
| 230 | WARN("Unimplemented BL1 SMC Call: 0x%x \n", smc_fid); |
| 231 | SMC_RET1(handle, SMC_UNK); |
| 232 | } |
dp-arm | cdd03cb | 2017-02-15 11:07:55 +0000 | [diff] [blame] | 233 | |
| 234 | /******************************************************************************* |
| 235 | * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI |
| 236 | * compliance when invoking bl1_smc_handler. |
| 237 | ******************************************************************************/ |
| 238 | register_t bl1_smc_wrapper(uint32_t smc_fid, |
| 239 | void *cookie, |
| 240 | void *handle, |
| 241 | unsigned int flags) |
| 242 | { |
| 243 | register_t x1, x2, x3, x4; |
| 244 | |
| 245 | assert(handle); |
| 246 | |
| 247 | get_smc_params_from_ctx(handle, x1, x2, x3, x4); |
| 248 | return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags); |
| 249 | } |