blob: 50e14469f52ac346e696192d94abea3d57677ccb [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar9f4a7d32018-10-19 11:42:28 -07002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Varun Wadekarcad7b082015-12-28 18:12:59 -08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <arch_helpers.h>
10#include <bl31/bl31.h>
11#include <bl31/interrupt_mgmt.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/interrupt_props.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080015#include <context.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070016#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080017#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <drivers/arm/gic_common.h>
19#include <drivers/arm/gicv2.h>
20#include <drivers/console.h>
21#include <lib/el3_runtime/context_mgmt.h>
22#include <lib/xlat_tables/xlat_tables_v2.h>
23#include <plat/common/platform.h>
24
Varun Wadekar47ddd002016-03-28 16:00:02 -070025#include <mce.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053026#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070027#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080028#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053029
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080030/*******************************************************************************
Varun Wadekar43dad672017-01-31 14:53:37 -080031 * Tegra186 CPU numbers in cluster #0
32 *******************************************************************************
33 */
34#define TEGRA186_CLUSTER0_CORE2 2
35#define TEGRA186_CLUSTER0_CORE3 3
36
37/*******************************************************************************
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080038 * The Tegra power domain tree has a single system level power domain i.e. a
39 * single root node. The first entry in the power domain descriptor specifies
40 * the number of power domains at the highest power level.
41 *******************************************************************************
42 */
43const unsigned char tegra_power_domain_tree_desc[] = {
44 /* No of root nodes */
45 1,
46 /* No of clusters */
47 PLATFORM_CLUSTER_COUNT,
48 /* No of CPU cores - cluster0 */
49 PLATFORM_MAX_CPUS_PER_CLUSTER,
50 /* No of CPU cores - cluster1 */
51 PLATFORM_MAX_CPUS_PER_CLUSTER
52};
53
Varun Wadekare34bc3d2017-04-28 08:43:33 -070054/*******************************************************************************
55 * This function returns the Tegra default topology tree information.
56 ******************************************************************************/
57const unsigned char *plat_get_power_domain_tree_desc(void)
58{
59 return tegra_power_domain_tree_desc;
60}
61
Varun Wadekar921b9062015-08-25 17:03:14 +053062/*
63 * Table of regions to map using the MMU.
64 */
65static const mmap_region_t tegra_mmap[] = {
66 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000, /* 64KB */
67 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekara0f26972016-03-11 17:18:51 -080068 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000, /* 128KB */
69 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053070 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000, /* 64KB */
71 MT_DEVICE | MT_RW | MT_SECURE),
72 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000, /* 64KB */
73 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar9db0ad12016-07-12 10:04:28 -070074 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000, /* 128KB - UART A, B*/
75 MT_DEVICE | MT_RW | MT_SECURE),
76 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000, /* 128KB - UART C, G */
77 MT_DEVICE | MT_RW | MT_SECURE),
78 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053079 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar4debe052016-05-18 13:39:16 -070080 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000, /* 64KB */
81 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053082 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000, /* 128KB */
83 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekarb8776152016-03-03 13:52:52 -080084 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000, /* 64KB */
85 MT_DEVICE | MT_RW | MT_SECURE),
86 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000, /* 64KB */
87 MT_DEVICE | MT_RW | MT_SECURE),
88 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000, /* 64KB */
89 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekare60f1bf2016-02-17 10:10:50 -080090 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000, /* 64KB */
91 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053092 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000, /* 256KB */
93 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekarb8776152016-03-03 13:52:52 -080094 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000, /* 64KB */
95 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +053096 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000, /* 384KB */
97 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekard64db962016-09-23 14:28:16 -070098 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000, /* 128KB - ARM/Denver */
99 MT_DEVICE | MT_RW | MT_SECURE),
Pritesh Raithatha0de6e532017-01-24 13:49:46 +0530100 MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530101 MT_DEVICE | MT_RW | MT_SECURE),
102 {0}
103};
104
105/*******************************************************************************
106 * Set up the pagetables as per the platform memory map & initialize the MMU
107 ******************************************************************************/
108const mmap_region_t *plat_get_mmio_map(void)
109{
110 /* MMIO space */
111 return tegra_mmap;
112}
113
114/*******************************************************************************
115 * Handler to get the System Counter Frequency
116 ******************************************************************************/
Varun Wadekaref8a4fe2016-06-02 14:26:13 -0700117unsigned int plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530118{
Varun Wadekar20c94292016-01-04 10:57:45 -0800119 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530120}
121
122/*******************************************************************************
123 * Maximum supported UART controllers
124 ******************************************************************************/
125#define TEGRA186_MAX_UART_PORTS 7
126
127/*******************************************************************************
128 * This variable holds the UART port base addresses
129 ******************************************************************************/
130static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
131 0, /* undefined - treated as an error case */
132 TEGRA_UARTA_BASE,
133 TEGRA_UARTB_BASE,
134 TEGRA_UARTC_BASE,
135 TEGRA_UARTD_BASE,
136 TEGRA_UARTE_BASE,
137 TEGRA_UARTF_BASE,
138 TEGRA_UARTG_BASE,
139};
140
141/*******************************************************************************
142 * Retrieve the UART controller base to be used as the console
143 ******************************************************************************/
144uint32_t plat_get_console_from_id(int id)
145{
146 if (id > TEGRA186_MAX_UART_PORTS)
147 return 0;
148
149 return tegra186_uart_addresses[id];
150}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800151
Varun Wadekar4debe052016-05-18 13:39:16 -0700152/*******************************************************************************
153 * Handler for early platform setup
154 ******************************************************************************/
155void plat_early_platform_setup(void)
156{
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800157 uint64_t impl, val;
158 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekar4debe052016-05-18 13:39:16 -0700159
160 /* sanity check MCE firmware compatibility */
161 mce_verify_firmware_version();
162
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800163 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
164
Varun Wadekar4debe052016-05-18 13:39:16 -0700165 /*
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800166 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
167 * A02p and beyond).
Varun Wadekar4debe052016-05-18 13:39:16 -0700168 */
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800169 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
170 (impl != (uint64_t)DENVER_IMPL)) {
Varun Wadekar4debe052016-05-18 13:39:16 -0700171
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800172 val = read_l2ctlr_el1();
173 val |= (uint64_t)CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
174 write_l2ctlr_el1(val);
Varun Wadekar4debe052016-05-18 13:39:16 -0700175 }
176}
177
Varun Wadekarcad7b082015-12-28 18:12:59 -0800178/* Secure IRQs for Tegra186 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700179static const interrupt_prop_t tegra186_interrupt_props[] = {
180 INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
181 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
182 INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
183 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800184};
185
186/*******************************************************************************
187 * Initialize the GIC and SGIs
188 ******************************************************************************/
189void plat_gic_setup(void)
190{
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700191 tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
Varun Wadekarcad7b082015-12-28 18:12:59 -0800192
193 /*
194 * Initialize the FIQ handler only if the platform supports any
195 * FIQ interrupt sources.
196 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700197 if (sizeof(tegra186_interrupt_props) > 0)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800198 tegra_fiq_handler_setup();
199}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700200
201/*******************************************************************************
202 * Return pointer to the BL31 params from previous bootloader
203 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100204struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekar94701ff2016-05-23 11:47:34 -0700205{
206 uint32_t val;
207
208 val = mmio_read_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV53_LO);
209
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100210 return (struct tegra_bl31_params *)(uintptr_t)val;
Varun Wadekar94701ff2016-05-23 11:47:34 -0700211}
212
213/*******************************************************************************
214 * Return pointer to the BL31 platform params from previous bootloader
215 ******************************************************************************/
216plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
217{
218 uint32_t val;
219
220 val = mmio_read_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV53_HI);
221
222 return (plat_params_from_bl2_t *)(uintptr_t)val;
223}
Varun Wadekar43dad672017-01-31 14:53:37 -0800224
225/*******************************************************************************
226 * This function implements a part of the critical interface between the psci
227 * generic layer and the platform that allows the former to query the platform
228 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
229 * in case the MPIDR is invalid.
230 ******************************************************************************/
231int plat_core_pos_by_mpidr(u_register_t mpidr)
232{
233 unsigned int cluster_id, cpu_id, pos;
234
235 cluster_id = (mpidr >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK;
236 cpu_id = (mpidr >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK;
237
238 /*
239 * Validate cluster_id by checking whether it represents
240 * one of the two clusters present on the platform.
241 */
242 if (cluster_id >= PLATFORM_CLUSTER_COUNT)
243 return PSCI_E_NOT_PRESENT;
244
245 /*
246 * Validate cpu_id by checking whether it represents a CPU in
247 * one of the two clusters present on the platform.
248 */
249 if (cpu_id >= PLATFORM_MAX_CPUS_PER_CLUSTER)
250 return PSCI_E_NOT_PRESENT;
251
252 /* calculate the core position */
253 pos = cpu_id + (cluster_id << 2);
254
255 /* check for non-existent CPUs */
256 if (pos == TEGRA186_CLUSTER0_CORE2 || pos == TEGRA186_CLUSTER0_CORE3)
257 return PSCI_E_NOT_PRESENT;
258
259 return pos;
260}