blob: 030e0673798f38c17fb134366710428787ab1a31 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew96a1c6b2018-01-15 14:45:33 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#ifndef __BOARD_ARM_DEF_H__
7#define __BOARD_ARM_DEF_H__
8
9#include <v2m_def.h>
10
11
12/*
13 * Required platform porting definitions common to all ARM
14 * development platforms
15 */
16
17/* Size of cacheable stacks */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090018#if defined(IMAGE_BL1)
Dan Handley9df48042015-03-19 18:58:55 +000019#if TRUSTED_BOARD_BOOT
20# define PLATFORM_STACK_SIZE 0x1000
21#else
22# define PLATFORM_STACK_SIZE 0x440
23#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090024#elif defined(IMAGE_BL2)
Dan Handley9df48042015-03-19 18:58:55 +000025# if TRUSTED_BOARD_BOOT
26# define PLATFORM_STACK_SIZE 0x1000
27# else
28# define PLATFORM_STACK_SIZE 0x400
29# endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090030#elif defined(IMAGE_BL2U)
Yatharth Kochar3a11eda2015-10-14 15:28:11 +010031# define PLATFORM_STACK_SIZE 0x200
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090032#elif defined(IMAGE_BL31)
Antonio Nino Diaz31c397f2018-05-24 09:14:58 +010033#if ENABLE_SPM
34# define PLATFORM_STACK_SIZE 0x500
35#elif PLAT_XLAT_TABLES_DYNAMIC
Roberto Vargas550eb082018-01-05 16:00:05 +000036# define PLATFORM_STACK_SIZE 0x800
37#else
Dan Handley9df48042015-03-19 18:58:55 +000038# define PLATFORM_STACK_SIZE 0x400
Roberto Vargas550eb082018-01-05 16:00:05 +000039#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090040#elif defined(IMAGE_BL32)
Dan Handley9df48042015-03-19 18:58:55 +000041# define PLATFORM_STACK_SIZE 0x440
42#endif
43
44/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000045 * The constants below are not optimised for memory usage. Platforms that wish
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010046 * to optimise these constants should set `ARM_BOARD_OPTIMISE_MEM` to 1 and
Vikram Kanigirieade34c2016-01-20 15:57:35 +000047 * provide there own values.
Dan Handley9df48042015-03-19 18:58:55 +000048 */
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010049#if !ARM_BOARD_OPTIMISE_MEM
Dan Handley9df48042015-03-19 18:58:55 +000050/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000051 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
52 * plat_arm_mmap array defined for each BL stage.
53 *
54 * Provide relatively optimised values for the runtime images (BL31 and BL32).
55 * Optimisation is less important for the other, transient boot images so a
56 * common, maximum value is used across these images.
Antonio Nino Diazac998032017-02-27 17:23:54 +000057 *
58 * They are also used for the dynamically mapped regions in the images that
59 * enable dynamic memory mapping.
Dan Handley9df48042015-03-19 18:58:55 +000060 */
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000061#if defined(IMAGE_BL31)
62# if ENABLE_SPM
63# define PLAT_ARM_MMAP_ENTRIES 9
64# define MAX_XLAT_TABLES 7
65# define PLAT_SP_IMAGE_MMAP_REGIONS 7
66# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
67# else
Roberto Vargas550eb082018-01-05 16:00:05 +000068# define PLAT_ARM_MMAP_ENTRIES 8
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000069# define MAX_XLAT_TABLES 5
70# endif
71#elif defined(IMAGE_BL32)
Roberto Vargas550eb082018-01-05 16:00:05 +000072# define PLAT_ARM_MMAP_ENTRIES 8
David Cunadoc3bd8c22017-10-05 21:24:14 +010073# define MAX_XLAT_TABLES 5
David Wang0ba499f2016-03-07 11:02:57 +080074#else
David Cunadoc3bd8c22017-10-05 21:24:14 +010075# define PLAT_ARM_MMAP_ENTRIES 11
David Wang0ba499f2016-03-07 11:02:57 +080076# define MAX_XLAT_TABLES 5
Dan Handley9df48042015-03-19 18:58:55 +000077#endif
78
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010079/*
80 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
81 * plus a little space for growth.
82 */
Qixiang Xua674feb2017-08-24 14:28:08 +080083#define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010084
85/*
86 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
87 * little space for growth.
88 */
89#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +080090# define PLAT_ARM_MAX_BL2_SIZE 0x1E000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010091#else
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010092# define PLAT_ARM_MAX_BL2_SIZE 0x11000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010093#endif
94
95/*
Soby Mathewaf14b462018-06-01 16:53:38 +010096 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
97 * calculated using the current BL31 PROGBITS debug size plus the sizes of
98 * BL2 and BL1-RW
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010099 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100100#define PLAT_ARM_MAX_BL31_SIZE 0x3B000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100101
Soby Mathewbf169232017-11-14 14:10:10 +0000102#ifdef AARCH32
103/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100104 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
105 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
106 * BL2 and BL1-RW
Soby Mathewbf169232017-11-14 14:10:10 +0000107 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100108# define PLAT_ARM_MAX_BL32_SIZE 0x3B000
Soby Mathewbf169232017-11-14 14:10:10 +0000109#endif
110
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100111#endif /* ARM_BOARD_OPTIMISE_MEM */
Dan Handley9df48042015-03-19 18:58:55 +0000112
113#define MAX_IO_DEVICES 3
114#define MAX_IO_HANDLES 4
115
116#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
117
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100118/* Reserve the last block of flash for PSCI MEM PROTECT flag */
Dan Handley9df48042015-03-19 18:58:55 +0000119#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100120#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000121
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000122#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100123#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
124
125/* PSCI memory protect definitions:
126 * This variable is stored in a non-secure flash because some ARM reference
127 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
128 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
129 */
130#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
131 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000132
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100133/*
134 * Map mem_protect flash region with read and write permissions
135 */
136#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
137 V2M_FLASH_BLOCK_SIZE, \
138 MT_DEVICE | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000139
140#endif /* __BOARD_ARM_DEF_H__ */