blob: 97a1af4bff6623e5626d12dbc6aa7603a1d7a9df [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Antonio Nino Diazac998032017-02-27 17:23:54 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#ifndef __BOARD_ARM_DEF_H__
7#define __BOARD_ARM_DEF_H__
8
9#include <v2m_def.h>
10
11
12/*
13 * Required platform porting definitions common to all ARM
14 * development platforms
15 */
16
17/* Size of cacheable stacks */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090018#if defined(IMAGE_BL1)
Dan Handley9df48042015-03-19 18:58:55 +000019#if TRUSTED_BOARD_BOOT
20# define PLATFORM_STACK_SIZE 0x1000
21#else
22# define PLATFORM_STACK_SIZE 0x440
23#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090024#elif defined(IMAGE_BL2)
Dan Handley9df48042015-03-19 18:58:55 +000025# if TRUSTED_BOARD_BOOT
26# define PLATFORM_STACK_SIZE 0x1000
27# else
28# define PLATFORM_STACK_SIZE 0x400
29# endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090030#elif defined(IMAGE_BL2U)
Yatharth Kochar3a11eda2015-10-14 15:28:11 +010031# define PLATFORM_STACK_SIZE 0x200
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090032#elif defined(IMAGE_BL31)
Dan Handley9df48042015-03-19 18:58:55 +000033# define PLATFORM_STACK_SIZE 0x400
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090034#elif defined(IMAGE_BL32)
Dan Handley9df48042015-03-19 18:58:55 +000035# define PLATFORM_STACK_SIZE 0x440
36#endif
37
38/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000039 * The constants below are not optimised for memory usage. Platforms that wish
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010040 * to optimise these constants should set `ARM_BOARD_OPTIMISE_MEM` to 1 and
Vikram Kanigirieade34c2016-01-20 15:57:35 +000041 * provide there own values.
Dan Handley9df48042015-03-19 18:58:55 +000042 */
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010043#if !ARM_BOARD_OPTIMISE_MEM
Dan Handley9df48042015-03-19 18:58:55 +000044/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000045 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
46 * plat_arm_mmap array defined for each BL stage.
47 *
48 * Provide relatively optimised values for the runtime images (BL31 and BL32).
49 * Optimisation is less important for the other, transient boot images so a
50 * common, maximum value is used across these images.
Antonio Nino Diazac998032017-02-27 17:23:54 +000051 *
52 * They are also used for the dynamically mapped regions in the images that
53 * enable dynamic memory mapping.
Dan Handley9df48042015-03-19 18:58:55 +000054 */
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000055#if defined(IMAGE_BL31)
56# if ENABLE_SPM
57# define PLAT_ARM_MMAP_ENTRIES 9
58# define MAX_XLAT_TABLES 7
59# define PLAT_SP_IMAGE_MMAP_REGIONS 7
60# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
61# else
62# define PLAT_ARM_MMAP_ENTRIES 7
63# define MAX_XLAT_TABLES 5
64# endif
65#elif defined(IMAGE_BL32)
Soby Mathew9ca28062017-10-11 16:08:58 +010066# define PLAT_ARM_MMAP_ENTRIES 7
David Cunadoc3bd8c22017-10-05 21:24:14 +010067# define MAX_XLAT_TABLES 5
David Wang0ba499f2016-03-07 11:02:57 +080068#else
David Cunadoc3bd8c22017-10-05 21:24:14 +010069# define PLAT_ARM_MMAP_ENTRIES 11
David Wang0ba499f2016-03-07 11:02:57 +080070# define MAX_XLAT_TABLES 5
Dan Handley9df48042015-03-19 18:58:55 +000071#endif
72
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010073/*
74 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
75 * plus a little space for growth.
76 */
Qixiang Xua674feb2017-08-24 14:28:08 +080077#define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010078
79/*
80 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
81 * little space for growth.
82 */
83#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +080084# define PLAT_ARM_MAX_BL2_SIZE 0x1E000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010085#else
86# define PLAT_ARM_MAX_BL2_SIZE 0xF000
87#endif
88
89/*
90 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
91 * little space for growth.
92 */
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000093#if ENABLE_SPM
94#define PLAT_ARM_MAX_BL31_SIZE 0x28000
95#else
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010096#define PLAT_ARM_MAX_BL31_SIZE 0x1D000
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000097#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010098
99#endif /* ARM_BOARD_OPTIMISE_MEM */
Dan Handley9df48042015-03-19 18:58:55 +0000100
101#define MAX_IO_DEVICES 3
102#define MAX_IO_HANDLES 4
103
104#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
105
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100106/* Reserve the last block of flash for PSCI MEM PROTECT flag */
Dan Handley9df48042015-03-19 18:58:55 +0000107#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100108#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000109
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000110#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100111#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
112
113/* PSCI memory protect definitions:
114 * This variable is stored in a non-secure flash because some ARM reference
115 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
116 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
117 */
118#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
119 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Yatharth Kocharf11b29a2016-02-01 11:04:46 +0000120
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100121/*
122 * Map mem_protect flash region with read and write permissions
123 */
124#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
125 V2M_FLASH_BLOCK_SIZE, \
126 MT_DEVICE | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000127
128#endif /* __BOARD_ARM_DEF_H__ */