Michal Simek | 2a47faa | 2023-04-14 08:43:51 +0200 | [diff] [blame] | 1 | # Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved. |
Jay Buddhabhatti | 26e138a | 2022-12-21 23:03:35 -0800 | [diff] [blame] | 2 | # Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 3 | # |
| 4 | # SPDX-License-Identifier: BSD-3-Clause |
| 5 | |
| 6 | override PROGRAMMABLE_RESET_ADDRESS := 1 |
| 7 | PSCI_EXTENDED_STATE_ID := 1 |
| 8 | A53_DISABLE_NON_TEMPORAL_HINT := 0 |
| 9 | SEPARATE_CODE_AND_RODATA := 1 |
| 10 | override RESET_TO_BL31 := 1 |
| 11 | PL011_GENERIC_UART := 1 |
Venkatesh Yadav Abbarapu | 78bcd12 | 2021-02-19 01:46:21 -0700 | [diff] [blame] | 12 | IPI_CRC_CHECK := 0 |
Venkatesh Yadav Abbarapu | 82252a4 | 2021-07-20 22:27:32 -0600 | [diff] [blame] | 13 | HARDEN_SLS_ALL := 0 |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 14 | |
Michal Simek | 1cda4b0 | 2022-10-07 08:15:19 +0200 | [diff] [blame] | 15 | # A72 Erratum for SoC |
| 16 | ERRATA_A72_859971 := 1 |
| 17 | ERRATA_A72_1319367 := 1 |
| 18 | |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 19 | ifdef VERSAL_ATF_MEM_BASE |
| 20 | $(eval $(call add_define,VERSAL_ATF_MEM_BASE)) |
| 21 | |
| 22 | ifndef VERSAL_ATF_MEM_SIZE |
| 23 | $(error "VERSAL_ATF_BASE defined without VERSAL_ATF_SIZE") |
| 24 | endif |
| 25 | $(eval $(call add_define,VERSAL_ATF_MEM_SIZE)) |
| 26 | |
| 27 | ifdef VERSAL_ATF_MEM_PROGBITS_SIZE |
| 28 | $(eval $(call add_define,VERSAL_ATF_MEM_PROGBITS_SIZE)) |
| 29 | endif |
| 30 | endif |
| 31 | |
| 32 | ifdef VERSAL_BL32_MEM_BASE |
| 33 | $(eval $(call add_define,VERSAL_BL32_MEM_BASE)) |
| 34 | |
| 35 | ifndef VERSAL_BL32_MEM_SIZE |
| 36 | $(error "VERSAL_BL32_BASE defined without VERSAL_BL32_SIZE") |
| 37 | endif |
| 38 | $(eval $(call add_define,VERSAL_BL32_MEM_SIZE)) |
| 39 | endif |
| 40 | |
Venkatesh Yadav Abbarapu | 78bcd12 | 2021-02-19 01:46:21 -0700 | [diff] [blame] | 41 | ifdef IPI_CRC_CHECK |
| 42 | $(eval $(call add_define,IPI_CRC_CHECK)) |
| 43 | endif |
| 44 | |
Siva Durga Prasad Paladugu | cbc9005 | 2019-07-10 16:15:19 +0530 | [diff] [blame] | 45 | VERSAL_PLATFORM ?= silicon |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 46 | $(eval $(call add_define_val,VERSAL_PLATFORM,VERSAL_PLATFORM_ID_${VERSAL_PLATFORM})) |
| 47 | |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 48 | ifdef XILINX_OF_BOARD_DTB_ADDR |
| 49 | $(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR)) |
| 50 | endif |
| 51 | |
Amit Nagal | c1248e8 | 2023-09-04 21:53:59 -1200 | [diff] [blame] | 52 | PLAT_XLAT_TABLES_DYNAMIC := 0 |
| 53 | ifeq (${PLAT_XLAT_TABLES_DYNAMIC},1) |
| 54 | $(eval $(call add_define,PLAT_XLAT_TABLES_DYNAMIC)) |
| 55 | endif |
| 56 | |
Amit Nagal | 5f39807 | 2023-10-30 12:08:34 +0530 | [diff] [blame] | 57 | # enable assert() for release/debug builds |
| 58 | ENABLE_ASSERTIONS := 1 |
| 59 | |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 60 | PLAT_INCLUDES := -Iinclude/plat/arm/common/ \ |
| 61 | -Iplat/xilinx/common/include/ \ |
Wendy Liang | a4494de | 2019-01-21 13:45:49 +0530 | [diff] [blame] | 62 | -Iplat/xilinx/common/ipi_mailbox_service/ \ |
Tejas Patel | 354fe57 | 2018-12-14 00:55:37 -0800 | [diff] [blame] | 63 | -Iplat/xilinx/versal/include/ \ |
| 64 | -Iplat/xilinx/versal/pm_service/ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 65 | |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 66 | include lib/libfdt/libfdt.mk |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 67 | # Include GICv3 driver files |
| 68 | include drivers/arm/gic/v3/gicv3.mk |
Michal Simek | 058251a | 2023-04-13 13:19:11 +0200 | [diff] [blame] | 69 | include lib/xlat_tables_v2/xlat_tables.mk |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 70 | |
Michal Simek | 058251a | 2023-04-13 13:19:11 +0200 | [diff] [blame] | 71 | PLAT_BL_COMMON_SOURCES := drivers/arm/dcc/dcc_console.c \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 72 | drivers/delay_timer/delay_timer.c \ |
| 73 | drivers/delay_timer/generic_delay_timer.c \ |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 74 | ${GICV3_SOURCES} \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 75 | drivers/arm/pl011/aarch64/pl011_console.S \ |
Ambroise Vincent | 962109f | 2019-03-27 13:48:15 +0000 | [diff] [blame] | 76 | plat/common/aarch64/crash_console_helpers.S \ |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 77 | plat/arm/common/arm_cci.c \ |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 78 | plat/arm/common/arm_common.c \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 79 | plat/common/plat_gicv3.c \ |
| 80 | plat/xilinx/versal/aarch64/versal_helpers.S \ |
Michal Simek | 058251a | 2023-04-13 13:19:11 +0200 | [diff] [blame] | 81 | plat/xilinx/versal/aarch64/versal_common.c \ |
| 82 | ${XLAT_TABLES_LIB_SRCS} |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 83 | |
Venkatesh Yadav Abbarapu | 17a12ce | 2020-11-27 08:42:14 -0700 | [diff] [blame] | 84 | VERSAL_CONSOLE ?= pl011 |
| 85 | ifeq (${VERSAL_CONSOLE}, $(filter ${VERSAL_CONSOLE},pl011 pl011_0 pl011_1 dcc)) |
| 86 | else |
| 87 | $(error "Please define VERSAL_CONSOLE") |
| 88 | endif |
| 89 | |
| 90 | $(eval $(call add_define_val,VERSAL_CONSOLE,VERSAL_CONSOLE_ID_${VERSAL_CONSOLE})) |
| 91 | |
Tejas Patel | 54d1319 | 2019-02-27 18:44:55 +0530 | [diff] [blame] | 92 | BL31_SOURCES += drivers/arm/cci/cci.c \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 93 | lib/cpus/aarch64/cortex_a72.S \ |
Prasad Kummari | 4d068a4 | 2023-09-19 22:16:12 +0530 | [diff] [blame] | 94 | common/fdt_wrappers.c \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 95 | plat/common/plat_psci_common.c \ |
Tejas Patel | 354fe57 | 2018-12-14 00:55:37 -0800 | [diff] [blame] | 96 | plat/xilinx/common/ipi.c \ |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 97 | plat/xilinx/common/plat_fdt.c \ |
Prasad Kummari | 4d068a4 | 2023-09-19 22:16:12 +0530 | [diff] [blame] | 98 | plat/xilinx/common/plat_console.c \ |
Venkatesh Yadav Abbarapu | 9156ffd | 2020-01-22 21:23:20 -0700 | [diff] [blame] | 99 | plat/xilinx/common/plat_startup.c \ |
Wendy Liang | a4494de | 2019-01-21 13:45:49 +0530 | [diff] [blame] | 100 | plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \ |
Tejas Patel | 354fe57 | 2018-12-14 00:55:37 -0800 | [diff] [blame] | 101 | plat/xilinx/common/pm_service/pm_ipi.c \ |
Jay Buddhabhatti | 26e138a | 2022-12-21 23:03:35 -0800 | [diff] [blame] | 102 | plat/xilinx/common/pm_service/pm_api_sys.c \ |
| 103 | plat/xilinx/common/pm_service/pm_svc_main.c \ |
Akshay Belsare | 589ccce | 2023-05-08 19:00:53 +0530 | [diff] [blame] | 104 | plat/xilinx/common/versal.c \ |
Siva Durga Prasad Paladugu | fe4af66 | 2018-09-25 18:44:58 +0530 | [diff] [blame] | 105 | plat/xilinx/versal/bl31_versal_setup.c \ |
| 106 | plat/xilinx/versal/plat_psci.c \ |
| 107 | plat/xilinx/versal/plat_versal.c \ |
| 108 | plat/xilinx/versal/plat_topology.c \ |
| 109 | plat/xilinx/versal/sip_svc_setup.c \ |
Tejas Patel | 354fe57 | 2018-12-14 00:55:37 -0800 | [diff] [blame] | 110 | plat/xilinx/versal/versal_gicv3.c \ |
| 111 | plat/xilinx/versal/versal_ipi.c \ |
Amit Nagal | 3a7d304 | 2023-07-10 10:32:15 +0530 | [diff] [blame] | 112 | plat/xilinx/versal/pm_service/pm_client.c \ |
| 113 | common/fdt_fixup.c \ |
| 114 | ${LIBFDT_SRCS} |
Venkatesh Yadav Abbarapu | 82252a4 | 2021-07-20 22:27:32 -0600 | [diff] [blame] | 115 | |
| 116 | ifeq ($(HARDEN_SLS_ALL), 1) |
| 117 | TF_CFLAGS_aarch64 += -mharden-sls=all |
| 118 | endif |