blob: b04f3915ecb0f2ab276b2d30e35d293470c54f2b [file] [log] [blame]
Bai Ping06e325e2018-10-28 00:12:34 +08001/*
Ji Luo4ecaa132020-02-21 11:19:49 +08002 * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
Bai Ping06e325e2018-10-28 00:12:34 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Jacky Bai0d079202020-01-07 16:44:46 +08007#include <lib/utils_def.h>
Lucas Stachc2722832022-12-08 16:37:44 +01008#include <plat/common/common_def.h>
9
Bai Ping06e325e2018-10-28 00:12:34 +080010#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
11#define PLATFORM_LINKER_ARCH aarch64
12
13#define PLATFORM_STACK_SIZE 0x800
14#define CACHE_WRITEBACK_GRANULE 64
15
Deepika Bhavnani92efb232019-12-13 10:47:06 -060016#define PLAT_PRIMARY_CPU U(0x0)
17#define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
18#define PLATFORM_CLUSTER_COUNT U(1)
19#define PLATFORM_CLUSTER0_CORE_COUNT U(4)
20#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
Bai Ping06e325e2018-10-28 00:12:34 +080021#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
22
23#define IMX_PWR_LVL0 MPIDR_AFFLVL0
24#define IMX_PWR_LVL1 MPIDR_AFFLVL1
25#define IMX_PWR_LVL2 MPIDR_AFFLVL2
26
27#define PWR_DOMAIN_AT_MAX_LVL U(1)
28#define PLAT_MAX_PWR_LVL U(2)
29#define PLAT_MAX_OFF_STATE U(4)
30#define PLAT_MAX_RET_STATE U(1)
31
Jacky Baif7dc4012019-03-06 16:58:18 +080032#define PLAT_WAIT_RET_STATE PLAT_MAX_RET_STATE
Bai Ping06e325e2018-10-28 00:12:34 +080033#define PLAT_WAIT_OFF_STATE U(2)
34#define PLAT_STOP_OFF_STATE U(3)
35
36#define BL31_BASE U(0x910000)
Lucas Stachc2722832022-12-08 16:37:44 +010037#define BL31_SIZE SZ_64K
38#define BL31_LIMIT (BL31_BASE + BL31_SIZE)
Bai Ping06e325e2018-10-28 00:12:34 +080039
40/* non-secure uboot base */
Marco Felsch44853af2024-01-09 14:59:20 +010041#ifndef PLAT_NS_IMAGE_OFFSET
Bai Ping06e325e2018-10-28 00:12:34 +080042#define PLAT_NS_IMAGE_OFFSET U(0x40200000)
Marco Felsch44853af2024-01-09 14:59:20 +010043#endif
Silvano di Ninno397f9882020-03-25 09:29:46 +010044#define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000)
Bai Ping06e325e2018-10-28 00:12:34 +080045
46/* GICv3 base address */
47#define PLAT_GICD_BASE U(0x38800000)
48#define PLAT_GICR_BASE U(0x38880000)
49
50#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
51#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
52
Ji Luo4ecaa132020-02-21 11:19:49 +080053#ifdef SPD_trusty
54#define MAX_XLAT_TABLES 5
55#define MAX_MMAP_REGIONS 15
56#else
Bai Ping06e325e2018-10-28 00:12:34 +080057#define MAX_XLAT_TABLES 4
58#define MAX_MMAP_REGIONS 14
Ji Luo4ecaa132020-02-21 11:19:49 +080059#endif
Bai Ping06e325e2018-10-28 00:12:34 +080060
61#define HAB_RVT_BASE U(0x00000880) /* HAB_RVT for i.MX8MQ */
62
Bai Ping06e325e2018-10-28 00:12:34 +080063#define IMX_BOOT_UART_CLK_IN_HZ 25000000 /* Select 25Mhz oscillator */
64#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
65#define PLAT_CRASH_UART_CLK_IN_HZ 25000000
66#define IMX_CONSOLE_BAUDRATE 115200
67
68#define IMX_AIPS_BASE U(0x30200000)
69#define IMX_AIPS_SIZE U(0xC00000)
70#define IMX_AIPS1_BASE U(0x30200000)
71#define IMX_AIPS3_ARB_BASE U(0x30800000)
Leonard Crestez55119082019-05-10 13:07:41 +030072#define IMX_OCOTP_BASE U(0x30350000)
Bai Ping06e325e2018-10-28 00:12:34 +080073#define IMX_ANAMIX_BASE U(0x30360000)
74#define IMX_CCM_BASE U(0x30380000)
75#define IMX_SRC_BASE U(0x30390000)
76#define IMX_GPC_BASE U(0x303a0000)
77#define IMX_RDC_BASE U(0x303d0000)
78#define IMX_CSU_BASE U(0x303e0000)
79#define IMX_WDOG_BASE U(0x30280000)
80#define IMX_SNVS_BASE U(0x30370000)
81#define IMX_NOC_BASE U(0x32700000)
82#define IMX_TZASC_BASE U(0x32F80000)
Jacky Bai3bf04a52019-06-12 17:41:47 +080083#define IMX_CAAM_BASE U(0x30900000)
Bai Ping06e325e2018-10-28 00:12:34 +080084#define IMX_IOMUX_GPR_BASE U(0x30340000)
85#define IMX_DDRC_BASE U(0x3d400000)
86#define IMX_DDRPHY_BASE U(0x3c000000)
87#define IMX_DDR_IPS_BASE U(0x3d000000)
Jacky Bai0d079202020-01-07 16:44:46 +080088#define IMX_DDR_IPS_SIZE U(0x1800000)
89#define IMX_DRAM_BASE U(0x40000000)
90#define IMX_DRAM_SIZE U(0xc0000000)
Leonard Crestez55119082019-05-10 13:07:41 +030091
Bai Ping06e325e2018-10-28 00:12:34 +080092#define IMX_ROM_BASE U(0x00000000)
Leonard Crestez55119082019-05-10 13:07:41 +030093#define IMX_ROM_SIZE U(0x20000)
Bai Ping06e325e2018-10-28 00:12:34 +080094
95#define AIPSTZ1_BASE U(0x301f0000)
96#define AIPSTZ2_BASE U(0x305f0000)
97#define AIPSTZ3_BASE U(0x309f0000)
98#define AIPSTZ4_BASE U(0x32df0000)
99
100#define GPV_BASE U(0x32000000)
101#define GPV_SIZE U(0x800000)
102#define IMX_GIC_BASE PLAT_GICD_BASE
103#define IMX_GIC_SIZE U(0x200000)
104
105#define WDOG_WSR U(0x2)
106#define WDOG_WCR_WDZST BIT(0)
107#define WDOG_WCR_WDBG BIT(1)
108#define WDOG_WCR_WDE BIT(2)
109#define WDOG_WCR_WDT BIT(3)
110#define WDOG_WCR_SRS BIT(4)
111#define WDOG_WCR_WDA BIT(5)
112#define WDOG_WCR_SRE BIT(6)
113#define WDOG_WCR_WDW BIT(7)
114
115#define SRC_A53RCR0 U(0x4)
116#define SRC_A53RCR1 U(0x8)
117#define SRC_OTG1PHY_SCR U(0x20)
118#define SRC_OTG2PHY_SCR U(0x24)
119#define SRC_GPR1_OFFSET U(0x74)
Igor Opaniukf2de6812021-03-10 13:42:55 +0200120#define SRC_GPR10_OFFSET U(0x98)
121#define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
Bai Ping06e325e2018-10-28 00:12:34 +0800122
123#define SNVS_LPCR U(0x38)
124#define SNVS_LPCR_SRTC_ENV BIT(0)
125#define SNVS_LPCR_DP_EN BIT(5)
126#define SNVS_LPCR_TOP BIT(6)
127
Jacky Bai0d079202020-01-07 16:44:46 +0800128#define SAVED_DRAM_TIMING_BASE U(0x40000000)
129
130#define HW_DRAM_PLL_CFG0 (IMX_ANAMIX_BASE + 0x60)
131#define HW_DRAM_PLL_CFG1 (IMX_ANAMIX_BASE + 0x64)
132#define HW_DRAM_PLL_CFG2 (IMX_ANAMIX_BASE + 0x68)
133#define DRAM_PLL_CTRL HW_DRAM_PLL_CFG0
Bai Ping06e325e2018-10-28 00:12:34 +0800134
135#define IOMUXC_GPR10 U(0x28)
136#define GPR_TZASC_EN BIT(0)
137#define GPR_TZASC_EN_LOCK BIT(16)
138
139#define OCRAM_S_BASE U(0x00180000)
140#define OCRAM_S_SIZE U(0x8000)
141#define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
142
Lucas Stach24056212022-05-20 12:37:39 +0200143#define COUNTER_FREQUENCY 8333333 /* 25MHz / 3 */
Bai Ping06e325e2018-10-28 00:12:34 +0800144
Bai Ping06e325e2018-10-28 00:12:34 +0800145#define IMX_WDOG_B_RESET