blob: 801c7136e22ee28d42f18ed8d66e7e09d9c837ca [file] [log] [blame]
Bai Ping06e325e2018-10-28 00:12:34 +08001/*
Ji Luo4ecaa132020-02-21 11:19:49 +08002 * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
Bai Ping06e325e2018-10-28 00:12:34 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
8#define PLATFORM_LINKER_ARCH aarch64
9
10#define PLATFORM_STACK_SIZE 0x800
11#define CACHE_WRITEBACK_GRANULE 64
12
Deepika Bhavnani92efb232019-12-13 10:47:06 -060013#define PLAT_PRIMARY_CPU U(0x0)
14#define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
15#define PLATFORM_CLUSTER_COUNT U(1)
16#define PLATFORM_CLUSTER0_CORE_COUNT U(4)
17#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
Bai Ping06e325e2018-10-28 00:12:34 +080018#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
19
20#define IMX_PWR_LVL0 MPIDR_AFFLVL0
21#define IMX_PWR_LVL1 MPIDR_AFFLVL1
22#define IMX_PWR_LVL2 MPIDR_AFFLVL2
23
24#define PWR_DOMAIN_AT_MAX_LVL U(1)
25#define PLAT_MAX_PWR_LVL U(2)
26#define PLAT_MAX_OFF_STATE U(4)
27#define PLAT_MAX_RET_STATE U(1)
28
Jacky Baif7dc4012019-03-06 16:58:18 +080029#define PLAT_WAIT_RET_STATE PLAT_MAX_RET_STATE
Bai Ping06e325e2018-10-28 00:12:34 +080030#define PLAT_WAIT_OFF_STATE U(2)
31#define PLAT_STOP_OFF_STATE U(3)
32
33#define BL31_BASE U(0x910000)
34#define BL31_LIMIT U(0x920000)
Bai Ping06e325e2018-10-28 00:12:34 +080035
36/* non-secure uboot base */
37#define PLAT_NS_IMAGE_OFFSET U(0x40200000)
38
39/* GICv3 base address */
40#define PLAT_GICD_BASE U(0x38800000)
41#define PLAT_GICR_BASE U(0x38880000)
42
43#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
44#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
45
Ji Luo4ecaa132020-02-21 11:19:49 +080046#ifdef SPD_trusty
47#define MAX_XLAT_TABLES 5
48#define MAX_MMAP_REGIONS 15
49#else
Bai Ping06e325e2018-10-28 00:12:34 +080050#define MAX_XLAT_TABLES 4
51#define MAX_MMAP_REGIONS 14
Ji Luo4ecaa132020-02-21 11:19:49 +080052#endif
Bai Ping06e325e2018-10-28 00:12:34 +080053
54#define HAB_RVT_BASE U(0x00000880) /* HAB_RVT for i.MX8MQ */
55
56#define IMX_BOOT_UART_BASE U(0x30860000)
57#define IMX_BOOT_UART_CLK_IN_HZ 25000000 /* Select 25Mhz oscillator */
58#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
59#define PLAT_CRASH_UART_CLK_IN_HZ 25000000
60#define IMX_CONSOLE_BAUDRATE 115200
61
62#define IMX_AIPS_BASE U(0x30200000)
63#define IMX_AIPS_SIZE U(0xC00000)
64#define IMX_AIPS1_BASE U(0x30200000)
65#define IMX_AIPS3_ARB_BASE U(0x30800000)
Leonard Crestez55119082019-05-10 13:07:41 +030066#define IMX_OCOTP_BASE U(0x30350000)
Bai Ping06e325e2018-10-28 00:12:34 +080067#define IMX_ANAMIX_BASE U(0x30360000)
68#define IMX_CCM_BASE U(0x30380000)
69#define IMX_SRC_BASE U(0x30390000)
70#define IMX_GPC_BASE U(0x303a0000)
71#define IMX_RDC_BASE U(0x303d0000)
72#define IMX_CSU_BASE U(0x303e0000)
73#define IMX_WDOG_BASE U(0x30280000)
74#define IMX_SNVS_BASE U(0x30370000)
75#define IMX_NOC_BASE U(0x32700000)
76#define IMX_TZASC_BASE U(0x32F80000)
Jacky Bai3bf04a52019-06-12 17:41:47 +080077#define IMX_CAAM_BASE U(0x30900000)
Bai Ping06e325e2018-10-28 00:12:34 +080078#define IMX_IOMUX_GPR_BASE U(0x30340000)
79#define IMX_DDRC_BASE U(0x3d400000)
80#define IMX_DDRPHY_BASE U(0x3c000000)
81#define IMX_DDR_IPS_BASE U(0x3d000000)
Leonard Crestez55119082019-05-10 13:07:41 +030082
Bai Ping06e325e2018-10-28 00:12:34 +080083#define IMX_ROM_BASE U(0x00000000)
Leonard Crestez55119082019-05-10 13:07:41 +030084#define IMX_ROM_SIZE U(0x20000)
Bai Ping06e325e2018-10-28 00:12:34 +080085
86#define AIPSTZ1_BASE U(0x301f0000)
87#define AIPSTZ2_BASE U(0x305f0000)
88#define AIPSTZ3_BASE U(0x309f0000)
89#define AIPSTZ4_BASE U(0x32df0000)
90
91#define GPV_BASE U(0x32000000)
92#define GPV_SIZE U(0x800000)
93#define IMX_GIC_BASE PLAT_GICD_BASE
94#define IMX_GIC_SIZE U(0x200000)
95
96#define WDOG_WSR U(0x2)
97#define WDOG_WCR_WDZST BIT(0)
98#define WDOG_WCR_WDBG BIT(1)
99#define WDOG_WCR_WDE BIT(2)
100#define WDOG_WCR_WDT BIT(3)
101#define WDOG_WCR_SRS BIT(4)
102#define WDOG_WCR_WDA BIT(5)
103#define WDOG_WCR_SRE BIT(6)
104#define WDOG_WCR_WDW BIT(7)
105
106#define SRC_A53RCR0 U(0x4)
107#define SRC_A53RCR1 U(0x8)
108#define SRC_OTG1PHY_SCR U(0x20)
109#define SRC_OTG2PHY_SCR U(0x24)
110#define SRC_GPR1_OFFSET U(0x74)
Igor Opaniukf2de6812021-03-10 13:42:55 +0200111#define SRC_GPR10_OFFSET U(0x98)
112#define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
Bai Ping06e325e2018-10-28 00:12:34 +0800113
114#define SNVS_LPCR U(0x38)
115#define SNVS_LPCR_SRTC_ENV BIT(0)
116#define SNVS_LPCR_DP_EN BIT(5)
117#define SNVS_LPCR_TOP BIT(6)
118
119
120#define IOMUXC_GPR10 U(0x28)
121#define GPR_TZASC_EN BIT(0)
122#define GPR_TZASC_EN_LOCK BIT(16)
123
124#define OCRAM_S_BASE U(0x00180000)
125#define OCRAM_S_SIZE U(0x8000)
126#define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
127
128#define COUNTER_FREQUENCY 8000000 /* 8MHz */
129
130#define DEBUG_CONSOLE 0
131#define IMX_WDOG_B_RESET