developer | c0c0782 | 2021-03-29 16:50:30 +0800 | [diff] [blame] | 1 | /* |
developer | 551250c | 2023-03-01 16:12:46 +0800 | [diff] [blame] | 2 | * Copyright (c) 2020-2023, MediaTek Inc. All rights reserved. |
developer | c0c0782 | 2021-03-29 16:50:30 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <common/debug.h> |
| 8 | #include <common/runtime_svc.h> |
developer | 551250c | 2023-03-01 16:12:46 +0800 | [diff] [blame] | 9 | #include <emi_mpu.h> |
Rex-BC Chen | b48c6c4 | 2021-04-12 11:10:31 +0800 | [diff] [blame] | 10 | #include <mt_dp.h> |
developer | 0d3844d | 2021-07-09 16:55:51 +0800 | [diff] [blame] | 11 | #include <mt_spm.h> |
| 12 | #include <mt_spm_vcorefs.h> |
developer | 4791789 | 2021-11-01 16:43:47 +0800 | [diff] [blame] | 13 | #include <mtk_apusys.h> |
Rex-BC Chen | b48c6c4 | 2021-04-12 11:10:31 +0800 | [diff] [blame] | 14 | #include <mtk_sip_svc.h> |
Rex-BC Chen | 1790304 | 2021-08-10 11:10:58 +0800 | [diff] [blame] | 15 | #include <plat_dfd.h> |
Rex-BC Chen | b48c6c4 | 2021-04-12 11:10:31 +0800 | [diff] [blame] | 16 | #include "plat_sip_calls.h" |
developer | c0c0782 | 2021-03-29 16:50:30 +0800 | [diff] [blame] | 17 | |
| 18 | uintptr_t mediatek_plat_sip_handler(uint32_t smc_fid, |
| 19 | u_register_t x1, |
| 20 | u_register_t x2, |
| 21 | u_register_t x3, |
| 22 | u_register_t x4, |
| 23 | void *cookie, |
| 24 | void *handle, |
| 25 | u_register_t flags) |
| 26 | { |
Rex-BC Chen | b48c6c4 | 2021-04-12 11:10:31 +0800 | [diff] [blame] | 27 | int32_t ret; |
| 28 | uint32_t ret_val; |
| 29 | |
developer | c0c0782 | 2021-03-29 16:50:30 +0800 | [diff] [blame] | 30 | switch (smc_fid) { |
developer | 551250c | 2023-03-01 16:12:46 +0800 | [diff] [blame] | 31 | case MTK_SIP_TEE_MPU_PERM_SET_AARCH64: |
| 32 | case MTK_SIP_TEE_MPU_PERM_SET_AARCH32: |
| 33 | ret = emi_mpu_sip_handler(x1, x2, x3); |
| 34 | SMC_RET2(handle, ret, ret_val); |
| 35 | break; |
Rex-BC Chen | b48c6c4 | 2021-04-12 11:10:31 +0800 | [diff] [blame] | 36 | case MTK_SIP_DP_CONTROL_AARCH32: |
| 37 | case MTK_SIP_DP_CONTROL_AARCH64: |
| 38 | ret = dp_secure_handler(x1, x2, &ret_val); |
| 39 | SMC_RET2(handle, ret, ret_val); |
| 40 | break; |
developer | 8c327e8 | 2022-05-29 22:25:44 +0800 | [diff] [blame] | 41 | case MTK_SIP_VCORE_CONTROL_AARCH32: |
| 42 | case MTK_SIP_VCORE_CONTROL_AARCH64: |
developer | 0d3844d | 2021-07-09 16:55:51 +0800 | [diff] [blame] | 43 | ret = spm_vcorefs_v2_args(x1, x2, x3, &x4); |
| 44 | SMC_RET2(handle, ret, x4); |
| 45 | break; |
Rex-BC Chen | 1790304 | 2021-08-10 11:10:58 +0800 | [diff] [blame] | 46 | case MTK_SIP_KERNEL_DFD_AARCH32: |
| 47 | case MTK_SIP_KERNEL_DFD_AARCH64: |
| 48 | ret = dfd_smc_dispatcher(x1, x2, x3, x4); |
| 49 | SMC_RET1(handle, ret); |
| 50 | break; |
developer | 4791789 | 2021-11-01 16:43:47 +0800 | [diff] [blame] | 51 | case MTK_SIP_APUSYS_CONTROL_AARCH32: |
| 52 | case MTK_SIP_APUSYS_CONTROL_AARCH64: |
| 53 | ret = apusys_kernel_ctrl(x1, x2, x3, x4, &ret_val); |
| 54 | SMC_RET2(handle, ret, ret_val); |
| 55 | break; |
developer | c0c0782 | 2021-03-29 16:50:30 +0800 | [diff] [blame] | 56 | default: |
| 57 | ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); |
| 58 | break; |
| 59 | } |
| 60 | |
| 61 | SMC_RET1(handle, SMC_UNK); |
| 62 | } |