Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 1 | # |
Yann Gautier | 5ae29c0 | 2024-01-16 19:39:31 +0100 | [diff] [blame] | 2 | # Copyright (c) 2016-2024, Arm Limited. All rights reserved. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 5 | # |
| 6 | |
| 7 | # Default, static values for build variables, listed in alphabetic order. |
| 8 | # Dependencies between build options, if any, are handled in the top-level |
| 9 | # Makefile, after this file is included. This ensures that the former is better |
| 10 | # poised to handle dependencies, as all build variables would have a default |
| 11 | # value by then. |
| 12 | |
Antonio Nino Diaz | 80914a8 | 2018-08-08 16:28:43 +0100 | [diff] [blame] | 13 | # Use T32 by default |
| 14 | AARCH32_INSTRUCTION_SET := T32 |
| 15 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 16 | # The AArch32 Secure Payload to be built as BL32 image |
| 17 | AARCH32_SP := none |
| 18 | |
| 19 | # The Target build architecture. Supported values are: aarch64, aarch32. |
| 20 | ARCH := aarch64 |
| 21 | |
Alexei Fedorov | 132e665 | 2020-12-07 16:38:53 +0000 | [diff] [blame] | 22 | # ARM Architecture feature modifiers: none by default |
| 23 | ARM_ARCH_FEATURE := none |
| 24 | |
Jeenu Viswambharan | fca7680 | 2017-01-16 16:52:35 +0000 | [diff] [blame] | 25 | # ARM Architecture major and minor versions: 8.0 by default. |
| 26 | ARM_ARCH_MAJOR := 8 |
| 27 | ARM_ARCH_MINOR := 0 |
| 28 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 29 | # Base commit to perform code check on |
| 30 | BASE_COMMIT := origin/master |
| 31 | |
Roberto Vargas | e0e9946 | 2017-10-30 14:43:43 +0000 | [diff] [blame] | 32 | # Execute BL2 at EL3 |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 33 | RESET_TO_BL2 := 0 |
Roberto Vargas | e0e9946 | 2017-10-30 14:43:43 +0000 | [diff] [blame] | 34 | |
Balint Dobszay | 719ba9c | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 35 | # Only use SP packages if SP layout JSON is defined |
| 36 | BL2_ENABLE_SP_LOAD := 0 |
| 37 | |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 38 | # BL2 image is stored in XIP memory, for now, this option is only supported |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 39 | # when RESET_TO_BL2 is 1. |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 40 | BL2_IN_XIP_MEM := 0 |
| 41 | |
Hadi Asyrafi | 461f8f4 | 2019-08-20 15:33:27 +0800 | [diff] [blame] | 42 | # Do dcache invalidate upon BL2 entry at EL3 |
| 43 | BL2_INV_DCACHE := 1 |
| 44 | |
Alexei Fedorov | 90f2e88 | 2019-05-24 12:17:09 +0100 | [diff] [blame] | 45 | # Select the branch protection features to use. |
| 46 | BRANCH_PROTECTION := 0 |
| 47 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 48 | # By default, consider that the platform may release several CPUs out of reset. |
| 49 | # The platform Makefile is free to override this value. |
| 50 | COLD_BOOT_SINGLE_CPU := 0 |
| 51 | |
Julius Werner | b624ae0 | 2017-06-09 15:17:15 -0700 | [diff] [blame] | 52 | # Flag to compile in coreboot support code. Exclude by default. The coreboot |
| 53 | # Makefile system will set this when compiling TF as part of a coreboot image. |
| 54 | COREBOOT := 0 |
| 55 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 56 | # For Chain of Trust |
| 57 | CREATE_KEYS := 1 |
| 58 | |
| 59 | # Build flag to include AArch32 registers in cpu context save and restore during |
| 60 | # world switch. This flag must be set to 0 for AArch64-only platforms. |
| 61 | CTX_INCLUDE_AARCH32_REGS := 1 |
| 62 | |
| 63 | # Include FP registers in cpu context |
| 64 | CTX_INCLUDE_FPREGS := 0 |
| 65 | |
| 66 | # Debug build |
| 67 | DEBUG := 0 |
| 68 | |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 69 | # By default disable authenticated decryption support. |
| 70 | DECRYPTION_SUPPORT := none |
| 71 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 72 | # Build platform |
| 73 | DEFAULT_PLAT := fvp |
| 74 | |
Christoph Müllner | 4f088e4 | 2019-04-24 09:45:30 +0200 | [diff] [blame] | 75 | # Disable the generation of the binary image (ELF only). |
| 76 | DISABLE_BIN_GENERATION := 0 |
| 77 | |
Soby Mathew | 9fe8804 | 2018-03-26 12:43:37 +0100 | [diff] [blame] | 78 | # Enable capability to disable authentication dynamically. Only meant for |
| 79 | # development platforms. |
| 80 | DYN_DISABLE_AUTH := 0 |
| 81 | |
Chris Kay | 03be39d | 2021-05-05 13:38:30 +0100 | [diff] [blame] | 82 | # Enable the Maximum Power Mitigation Mechanism on supporting cores. |
| 83 | ENABLE_MPMM := 0 |
| 84 | |
| 85 | # Enable MPMM configuration via FCONF. |
| 86 | ENABLE_MPMM_FCONF := 0 |
| 87 | |
Soby Mathew | 078f1a4 | 2018-08-28 11:13:55 +0100 | [diff] [blame] | 88 | # Flag to Enable Position Independant support (PIE) |
| 89 | ENABLE_PIE := 0 |
| 90 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 91 | # Flag to enable Performance Measurement Framework |
| 92 | ENABLE_PMF := 0 |
| 93 | |
| 94 | # Flag to enable PSCI STATs functionality |
| 95 | ENABLE_PSCI_STAT := 0 |
| 96 | |
| 97 | # Flag to enable runtime instrumentation using PMF |
| 98 | ENABLE_RUNTIME_INSTRUMENTATION := 0 |
| 99 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 100 | # Flag to enable stack corruption protection |
| 101 | ENABLE_STACK_PROTECTOR := 0 |
| 102 | |
Jeenu Viswambharan | 10a6727 | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 103 | # Flag to enable exception handling in EL3 |
| 104 | EL3_EXCEPTION_HANDLING := 0 |
| 105 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 106 | # By default BL31 encryption disabled |
| 107 | ENCRYPT_BL31 := 0 |
| 108 | |
| 109 | # By default BL32 encryption disabled |
| 110 | ENCRYPT_BL32 := 0 |
| 111 | |
| 112 | # Default dummy firmware encryption key |
| 113 | ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef |
| 114 | |
| 115 | # Default dummy nonce for firmware encryption |
| 116 | ENC_NONCE := 1234567890abcdef12345678 |
| 117 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 118 | # Build flag to treat usage of deprecated platform and framework APIs as error. |
| 119 | ERROR_DEPRECATED := 0 |
| 120 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 121 | # Fault injection support |
| 122 | FAULT_INJECTION_SUPPORT := 0 |
| 123 | |
Jayanth Dodderi Chidanand | 9461a89 | 2022-01-17 18:57:17 +0000 | [diff] [blame] | 124 | # Flag to enable architectural features detection mechanism |
| 125 | FEATURE_DETECTION := 0 |
| 126 | |
Masahiro Yamada | 4d87eb4 | 2016-12-25 13:52:22 +0900 | [diff] [blame] | 127 | # Byte alignment that each component in FIP is aligned to |
| 128 | FIP_ALIGN := 0 |
| 129 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 130 | # Default FIP file name |
| 131 | FIP_NAME := fip.bin |
| 132 | |
| 133 | # Default FWU_FIP file name |
| 134 | FWU_FIP_NAME := fwu_fip.bin |
| 135 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 136 | # By default firmware encryption with SSK |
| 137 | FW_ENC_STATUS := 0 |
| 138 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 139 | # For Chain of Trust |
| 140 | GENERATE_COT := 0 |
| 141 | |
Jeenu Viswambharan | c06f05c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 142 | # Hint platform interrupt control layer that Group 0 interrupts are for EL3. By |
| 143 | # default, they are for Secure EL1. |
| 144 | GICV2_G0_FOR_EL3 := 0 |
| 145 | |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 146 | # Route NS External Aborts to EL3. Disabled by default; External Aborts are handled |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 147 | # by lower ELs. |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 148 | HANDLE_EA_EL3_FIRST_NS := 0 |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 149 | |
Raymond Mao | 9898339 | 2023-07-25 07:53:35 -0700 | [diff] [blame] | 150 | # Enable Handoff protocol using transfer lists |
| 151 | TRANSFER_LIST := 0 |
| 152 | |
Bipin Ravi | e53e6ae | 2023-09-28 13:17:24 -0500 | [diff] [blame] | 153 | # Enables support for the gcc compiler option "-mharden-sls=all". |
| 154 | # By default, disables all SLS hardening. |
| 155 | HARDEN_SLS := 0 |
| 156 | |
Alexei Fedorov | f11aeb7 | 2020-10-06 15:54:12 +0100 | [diff] [blame] | 157 | # Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512. |
| 158 | # The default value is sha256. |
| 159 | HASH_ALG := sha256 |
| 160 | |
Jeenu Viswambharan | a10d64e | 2017-01-04 13:51:42 +0000 | [diff] [blame] | 161 | # Whether system coherency is managed in hardware, without explicit software |
| 162 | # operations. |
| 163 | HW_ASSISTED_COHERENCY := 0 |
| 164 | |
Varun Wadekar | 0a46eb1 | 2023-04-13 21:06:18 +0100 | [diff] [blame] | 165 | # Flag to enable trapping of implementation defined sytem registers |
| 166 | IMPDEF_SYSREG_TRAP := 0 |
| 167 | |
Soby Mathew | 13b1605 | 2017-08-31 11:49:32 +0100 | [diff] [blame] | 168 | # Set the default algorithm for the generation of Trusted Board Boot keys |
| 169 | KEY_ALG := rsa |
| 170 | |
Leonardo Sandoval | 849f7af | 2020-06-18 17:32:55 -0500 | [diff] [blame] | 171 | # Set the default key size in case KEY_ALG is rsa |
| 172 | ifeq ($(KEY_ALG),rsa) |
| 173 | KEY_SIZE := 2048 |
| 174 | endif |
| 175 | |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 176 | # Option to build TF with Measured Boot support |
| 177 | MEASURED_BOOT := 0 |
| 178 | |
Tamas Ban | a426089 | 2023-06-07 13:35:04 +0200 | [diff] [blame] | 179 | # Option to enable the DICE Protection Environmnet as a Measured Boot backend |
| 180 | DICE_PROTECTION_ENVIRONMENT :=0 |
| 181 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 182 | # NS timer register save and restore |
| 183 | NS_TIMER_SWITCH := 0 |
| 184 | |
Varun Wadekar | 3f9002c | 2019-01-31 09:22:30 -0800 | [diff] [blame] | 185 | # Include lib/libc in the final image |
| 186 | OVERRIDE_LIBC := 0 |
| 187 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 188 | # Build PL011 UART driver in minimal generic UART mode |
| 189 | PL011_GENERIC_UART := 0 |
| 190 | |
| 191 | # By default, consider that the platform's reset address is not programmable. |
| 192 | # The platform Makefile is free to override this value. |
| 193 | PROGRAMMABLE_RESET_ADDRESS := 0 |
| 194 | |
Antonio Nino Diaz | 56b68ad | 2019-02-28 13:35:21 +0000 | [diff] [blame] | 195 | # Flag used to choose the power state format: Extended State-ID or Original |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 196 | PSCI_EXTENDED_STATE_ID := 0 |
| 197 | |
Wing Li | 1e9b68a | 2023-01-26 18:33:36 -0800 | [diff] [blame] | 198 | # Enable PSCI OS-initiated mode support |
| 199 | PSCI_OS_INIT_MODE := 0 |
| 200 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 201 | # By default, BL1 acts as the reset handler, not BL31 |
| 202 | RESET_TO_BL31 := 0 |
| 203 | |
| 204 | # For Chain of Trust |
| 205 | SAVE_KEYS := 0 |
| 206 | |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 207 | # Software Delegated Exception support |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 208 | SDEI_SUPPORT := 0 |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 209 | |
Jayanth Dodderi Chidanand | 7c7faff | 2022-10-11 17:16:07 +0100 | [diff] [blame] | 210 | # True Random Number firmware Interface support |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 211 | TRNG_SUPPORT := 0 |
Jimmy Brisson | 26c5b5c | 2020-06-22 14:18:42 -0500 | [diff] [blame] | 212 | |
Sona Mathew | 7fe0352 | 2022-11-18 18:05:38 -0600 | [diff] [blame] | 213 | # Check to see if Errata ABI is supported |
| 214 | ERRATA_ABI_SUPPORT := 0 |
| 215 | |
Sona Mathew | 5a4c9fc | 2023-03-14 14:02:03 -0500 | [diff] [blame] | 216 | # Check to enable Errata ABI for platforms with non-arm interconnect |
| 217 | ERRATA_NON_ARM_INTERCONNECT := 0 |
| 218 | |
Jeremy Linton | 90cbf52 | 2020-11-18 10:12:41 -0600 | [diff] [blame] | 219 | # SMCCC PCI support |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 220 | SMC_PCI_SUPPORT := 0 |
Jeremy Linton | 90cbf52 | 2020-11-18 10:12:41 -0600 | [diff] [blame] | 221 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 222 | # Whether code and read-only data should be put on separate memory pages. The |
| 223 | # platform Makefile is free to override this value. |
| 224 | SEPARATE_CODE_AND_RODATA := 0 |
| 225 | |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 226 | # Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a |
| 227 | # separate memory region, which may be discontiguous from the rest of BL31. |
| 228 | SEPARATE_NOBITS_REGION := 0 |
| 229 | |
Jiafei Pan | 0824b45 | 2022-02-24 10:47:33 +0800 | [diff] [blame] | 230 | # Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory |
| 231 | # region, platform Makefile is free to override this value. |
| 232 | SEPARATE_BL2_NOLOAD_REGION := 0 |
| 233 | |
Daniel Boulby | 468f0d7 | 2018-09-18 11:45:51 +0100 | [diff] [blame] | 234 | # If the BL31 image initialisation code is recalimed after use for the secondary |
| 235 | # cores stack |
| 236 | RECLAIM_INIT_CODE := 0 |
| 237 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 238 | # SPD choice |
| 239 | SPD := none |
| 240 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 241 | # Enable the Management Mode (MM)-based Secure Partition Manager implementation |
| 242 | SPM_MM := 0 |
Antonio Nino Diaz | 8cd7ea3 | 2018-10-30 11:08:08 +0000 | [diff] [blame] | 243 | |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 244 | # Use the FF-A SPMC implementation in EL3. |
| 245 | SPMC_AT_EL3 := 0 |
| 246 | |
Nishant Sharma | 9e71911 | 2023-06-27 00:36:01 +0100 | [diff] [blame] | 247 | # Enable SEL0 SP when SPMC is enabled at EL3 |
| 248 | SPMC_AT_EL3_SEL0_SP :=0 |
| 249 | |
Max Shvetsov | e7fd80e | 2020-02-25 13:55:00 +0000 | [diff] [blame] | 250 | # Use SPM at S-EL2 as a default config for SPMD |
| 251 | SPMD_SPM_AT_SEL2 := 1 |
| 252 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 253 | # Flag to introduce an infinite loop in BL1 just before it exits into the next |
| 254 | # image. This is meant to help debugging the post-BL2 phase. |
| 255 | SPIN_ON_BL1_EXIT := 0 |
| 256 | |
| 257 | # Flags to build TF with Trusted Boot support |
| 258 | TRUSTED_BOARD_BOOT := 0 |
| 259 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 260 | # Build option to choose whether Trusted Firmware uses Coherent memory or not. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 261 | USE_COHERENT_MEM := 1 |
| 262 | |
Olivier Deprez | cb4c562 | 2019-09-19 17:46:46 +0200 | [diff] [blame] | 263 | # Build option to add debugfs support |
| 264 | USE_DEBUGFS := 0 |
| 265 | |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 266 | # Build option to fconf based io |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 267 | ARM_IO_IN_DTB := 0 |
| 268 | |
| 269 | # Build option to support SDEI through fconf |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 270 | SDEI_IN_FCONF := 0 |
| 271 | |
| 272 | # Build option to support Secure Interrupt descriptors through fconf |
| 273 | SEC_INT_DESC_IN_FCONF := 0 |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 274 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 275 | # Build option to choose whether Trusted Firmware uses library at ROM |
| 276 | USE_ROMLIB := 0 |
Roberto Vargas | e92111a | 2018-05-22 16:05:42 +0100 | [diff] [blame] | 277 | |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 278 | # Build option to choose whether the xlat tables of BL images can be read-only. |
| 279 | # Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES, |
| 280 | # which is the per BL-image option that actually enables the read-only tables |
| 281 | # API. The reason for having this additional option is to have a common high |
| 282 | # level makefile where we can check for incompatible features/build options. |
| 283 | ALLOW_RO_XLAT_TABLES := 0 |
| 284 | |
Sandrine Bailleux | d4c1d44 | 2020-01-15 10:23:25 +0100 | [diff] [blame] | 285 | # Chain of trust. |
| 286 | COT := tbbr |
| 287 | |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 288 | # Use tbbr_oid.h instead of platform_oid.h |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 289 | USE_TBBR_DEFS := 1 |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 290 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 291 | # Build verbosity |
| 292 | V := 0 |
Soby Mathew | 043fe9c | 2017-04-10 22:35:42 +0100 | [diff] [blame] | 293 | |
| 294 | # Whether to enable D-Cache early during warm boot. This is usually |
| 295 | # applicable for platforms wherein interconnect programming is not |
| 296 | # required to enable cache coherency after warm reset (eg: single cluster |
| 297 | # platforms). |
| 298 | WARMBOOT_ENABLE_DCACHE_EARLY := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 299 | |
Mark Brown | 6486997 | 2022-04-20 18:14:32 +0100 | [diff] [blame] | 300 | # Default SVE vector length to maximum architected value |
| 301 | SVE_VECTOR_LEN := 2048 |
| 302 | |
Justin Chadwell | 83e0488 | 2019-08-20 11:01:52 +0100 | [diff] [blame] | 303 | SANITIZE_UB := off |
Soby Mathew | ad04201 | 2019-09-25 14:03:41 +0100 | [diff] [blame] | 304 | |
| 305 | # For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock |
| 306 | # implementation variant using the ARMv8.1-LSE compare-and-swap instruction. |
| 307 | # Default: disabled |
| 308 | USE_SPINLOCK_CAS := 0 |
zelalem-aweke | d5f4527 | 2019-11-12 16:20:17 -0600 | [diff] [blame] | 309 | |
| 310 | # Enable Link Time Optimization |
| 311 | ENABLE_LTO := 0 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 312 | |
Govindraj Raja | 0264d6c | 2022-11-21 13:10:40 +0000 | [diff] [blame] | 313 | # This option will include EL2 registers in cpu context save and restore during |
| 314 | # EL2 firmware entry/exit. Internal flag not meant for direct setting. |
| 315 | # Use SPD=spmd and SPMD_SPM_AT_SEL2=1 or ENABLE_RME=1 to enable |
| 316 | # CTX_INCLUDE_EL2_REGS. |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 317 | CTX_INCLUDE_EL2_REGS := 0 |
Manish V Badarkhe | 75c972a | 2020-03-22 05:06:38 +0000 | [diff] [blame] | 318 | |
| 319 | # Enable Memory tag extension which is supported for architecture greater |
| 320 | # than Armv8.5-A |
| 321 | # By default it is set to "no" |
| 322 | SUPPORT_STACK_MEMTAG := no |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 323 | |
| 324 | # Select workaround for AT speculative behaviour. |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 325 | ERRATA_SPECULATIVE_AT := 0 |
Varun Wadekar | 9223485 | 2020-06-12 10:11:28 -0700 | [diff] [blame] | 326 | |
Manish Pandey | 7c6fcb4 | 2022-09-27 14:30:34 +0100 | [diff] [blame] | 327 | # Trap RAS error record access from Non secure |
| 328 | RAS_TRAP_NS_ERR_REC_ACCESS := 0 |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 329 | |
| 330 | # Build option to create cot descriptors using fconf |
| 331 | COT_DESC_IN_DTB := 0 |
Manish V Badarkhe | 3589b70 | 2020-07-29 10:58:44 +0100 | [diff] [blame] | 332 | |
Juan Pablo Conde | 3539c74 | 2022-10-25 19:41:02 -0400 | [diff] [blame] | 333 | # Build option to provide OpenSSL directory path |
Manish V Badarkhe | 3589b70 | 2020-07-29 10:58:44 +0100 | [diff] [blame] | 334 | OPENSSL_DIR := /usr |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 335 | |
Salome Thirot | 0b35da3 | 2022-07-14 16:14:15 +0100 | [diff] [blame] | 336 | # Select the openssl binary provided in OPENSSL_DIR variable |
| 337 | ifeq ("$(wildcard ${OPENSSL_DIR}/bin)", "") |
| 338 | OPENSSL_BIN_PATH = ${OPENSSL_DIR}/apps |
| 339 | else |
| 340 | OPENSSL_BIN_PATH = ${OPENSSL_DIR}/bin |
| 341 | endif |
| 342 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 343 | # Build option to use the SP804 timer instead of the generic one |
| 344 | USE_SP804_TIMER := 0 |
Manish V Badarkhe | 2bb45ff | 2021-03-16 10:01:27 +0000 | [diff] [blame] | 345 | |
| 346 | # Build option to define number of firmware banks, used in firmware update |
| 347 | # metadata structure. |
| 348 | NR_OF_FW_BANKS := 2 |
| 349 | |
| 350 | # Build option to define number of images in firmware bank, used in firmware |
| 351 | # update metadata structure. |
| 352 | NR_OF_IMAGES_IN_FW_BANK := 1 |
Manish V Badarkhe | 99575e4 | 2021-06-25 23:28:59 +0100 | [diff] [blame] | 353 | |
| 354 | # Disable Firmware update support by default |
| 355 | PSA_FWU_SUPPORT := 0 |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 356 | |
Sughosh Ganu | 61905e5 | 2024-02-01 12:51:20 +0530 | [diff] [blame] | 357 | # Enable image description in FWU metadata by default when PSA_FWU_SUPPORT |
| 358 | # is enabled. |
| 359 | ifeq ($(PSA_FWU_SUPPORT),1) |
| 360 | PSA_FWU_METADATA_FW_STORE_DESC := 1 |
| 361 | else |
| 362 | PSA_FWU_METADATA_FW_STORE_DESC := 0 |
| 363 | endif |
| 364 | |
Manish V Badarkhe | 191a5fc | 2022-03-02 12:06:35 +0000 | [diff] [blame] | 365 | # Dynamic Root of Trust for Measurement support |
| 366 | DRTM_SUPPORT := 0 |
Okash Khawaja | 037b56e | 2022-11-04 12:38:01 +0000 | [diff] [blame] | 367 | |
| 368 | # Check platform if cache management operations should be performed. |
| 369 | # Disabled by default. |
| 370 | CONDITIONAL_CMO := 0 |
Raghu Krishnamurthy | 7f046c1 | 2023-02-25 13:26:10 -0800 | [diff] [blame] | 371 | |
| 372 | # By default, disable SPMD Logical partitions |
| 373 | ENABLE_SPMD_LP := 0 |
Manish V Badarkhe | 78e14f8 | 2023-09-06 09:08:28 +0100 | [diff] [blame] | 374 | |
| 375 | # By default, disable PSA crypto (use MbedTLS legacy crypto API). |
| 376 | PSA_CRYPTO := 0 |
Sandrine Bailleux | f57e203 | 2023-10-11 08:38:00 +0200 | [diff] [blame] | 377 | |
| 378 | # getc() support from the console(s). |
| 379 | # Disabled by default because it constitutes an attack vector into TF-A. It |
| 380 | # should only be enabled if there is a use case for it. |
| 381 | ENABLE_CONSOLE_GETC := 0 |
Arvind Ram Prakash | 8bd27c9 | 2023-08-15 16:28:06 -0500 | [diff] [blame] | 382 | |
| 383 | # Build option to disable EL2 when it is not used. |
| 384 | # Most platforms switch from EL3 to NS-EL2 and hence the unused NS-EL2 |
| 385 | # functions must be enabled by platforms if they require it. |
| 386 | # Disabled by default. |
| 387 | INIT_UNUSED_NS_EL2 := 0 |
Arvind Ram Prakash | 4851b49 | 2023-10-06 14:35:21 -0500 | [diff] [blame] | 388 | |
| 389 | # Disable including MPAM EL2 registers in context by default since currently |
| 390 | # it's only enabled for NS world |
| 391 | CTX_INCLUDE_MPAM_REGS := 0 |
Juan Pablo Conde | b5ec138 | 2023-11-08 16:14:28 -0600 | [diff] [blame] | 392 | |
| 393 | # Enable context memory usage reporting during BL31 setup. |
| 394 | PLATFORM_REPORT_CTX_MEM_USE := 0 |
Yann Gautier | 5ae29c0 | 2024-01-16 19:39:31 +0100 | [diff] [blame] | 395 | |
| 396 | # Enable early console |
| 397 | EARLY_CONSOLE := 0 |
Arvind Ram Prakash | eaa9019 | 2023-12-21 00:25:52 -0600 | [diff] [blame] | 398 | |
| 399 | # Allow platforms to save/restore DSU PMU registers over a power cycle. |
| 400 | # Disabled by default and must be enabled by individual platforms. |
| 401 | PRESERVE_DSU_PMU_REGS := 0 |