Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 1 | /* |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 2 | * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved. |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __JUNO_DEF_H__ |
| 8 | #define __JUNO_DEF_H__ |
| 9 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 10 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 11 | /******************************************************************************* |
| 12 | * Juno memory map related constants |
| 13 | ******************************************************************************/ |
Sandrine Bailleux | fd8f898 | 2015-02-04 14:06:10 +0000 | [diff] [blame] | 14 | |
| 15 | /* Board revisions */ |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 16 | #define REV_JUNO_R0 0x1 /* Rev B */ |
| 17 | #define REV_JUNO_R1 0x2 /* Rev C */ |
Sandrine Bailleux | 9d548a2 | 2015-11-18 11:10:30 +0000 | [diff] [blame] | 18 | #define REV_JUNO_R2 0x3 /* Rev D */ |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 19 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 20 | /* Bypass offset from start of NOR flash */ |
| 21 | #define BL1_ROM_BYPASS_OFFSET 0x03EC0000 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 22 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 23 | #define EMMC_BASE 0x0c000000 |
| 24 | #define EMMC_SIZE 0x04000000 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 25 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 26 | #define PSRAM_BASE 0x14000000 |
| 27 | #define PSRAM_SIZE 0x02000000 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 28 | |
Vikram Kanigiri | f79d150 | 2015-11-12 17:22:16 +0000 | [diff] [blame] | 29 | #define JUNO_SSC_VER_PART_NUM 0x030 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 30 | |
| 31 | /******************************************************************************* |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 32 | * Juno topology related constants |
| 33 | ******************************************************************************/ |
| 34 | #define JUNO_CLUSTER_COUNT 2 |
| 35 | #define JUNO_CLUSTER0_CORE_COUNT 2 |
| 36 | #define JUNO_CLUSTER1_CORE_COUNT 4 |
| 37 | |
| 38 | /******************************************************************************* |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 39 | * TZC-400 related constants |
| 40 | ******************************************************************************/ |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 41 | #define TZC400_NSAID_CCI400 0 /* Note: Same as default NSAID!! */ |
| 42 | #define TZC400_NSAID_PCIE 1 |
| 43 | #define TZC400_NSAID_HDLCD0 2 |
| 44 | #define TZC400_NSAID_HDLCD1 3 |
| 45 | #define TZC400_NSAID_USB 4 |
| 46 | #define TZC400_NSAID_DMA330 5 |
| 47 | #define TZC400_NSAID_THINLINKS 6 |
| 48 | #define TZC400_NSAID_AP 9 |
| 49 | #define TZC400_NSAID_GPU 10 |
| 50 | #define TZC400_NSAID_SCP 11 |
| 51 | #define TZC400_NSAID_CORESIGHT 12 |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 52 | |
Juan Castillo | 21b0419 | 2014-08-12 17:24:30 +0100 | [diff] [blame] | 53 | /******************************************************************************* |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 54 | * TRNG related constants |
| 55 | ******************************************************************************/ |
| 56 | #define TRNG_BASE 0x7FE60000ULL |
| 57 | #define TRNG_NOUTPUTS 4 |
| 58 | #define TRNG_STATUS 0x10 |
| 59 | #define TRNG_INTMASK 0x14 |
| 60 | #define TRNG_CONFIG 0x18 |
| 61 | #define TRNG_CONTROL 0x1C |
dp-arm | b3263b3 | 2017-02-28 14:43:15 +0000 | [diff] [blame] | 62 | #define TRNG_NBYTES 16 /* Number of bytes generated per round. */ |
dp-arm | 8f59e15 | 2017-02-27 12:21:43 +0000 | [diff] [blame] | 63 | |
| 64 | /******************************************************************************* |
Robin Murphy | 0f1d666 | 2015-01-09 14:30:58 +0000 | [diff] [blame] | 65 | * MMU-401 related constants |
| 66 | ******************************************************************************/ |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 67 | #define MMU401_SSD_OFFSET 0x4000 |
| 68 | #define MMU401_DMA330_BASE 0x7fb00000 |
| 69 | |
Vikram Kanigiri | f3bcea2 | 2015-06-24 17:51:09 +0100 | [diff] [blame] | 70 | /******************************************************************************* |
| 71 | * Interrupt handling constants |
| 72 | ******************************************************************************/ |
| 73 | #define JUNO_IRQ_DMA_SMMU 126 |
| 74 | #define JUNO_IRQ_HDLCD0_SMMU 128 |
| 75 | #define JUNO_IRQ_HDLCD1_SMMU 130 |
| 76 | #define JUNO_IRQ_USB_SMMU 132 |
| 77 | #define JUNO_IRQ_THIN_LINKS_SMMU 134 |
| 78 | #define JUNO_IRQ_SEC_I2C 137 |
| 79 | #define JUNO_IRQ_GPU_SMMU_1 73 |
| 80 | #define JUNO_IRQ_ETR_SMMU 75 |
Robin Murphy | 0f1d666 | 2015-01-09 14:30:58 +0000 | [diff] [blame] | 81 | |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 82 | #endif /* __JUNO_DEF_H__ */ |