Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Varun Wadekar | 3ce4e88 | 2015-08-21 15:52:51 +0530 | [diff] [blame] | 2 | * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 31 | #ifndef __CORTEX_A53_H__ |
| 32 | #define __CORTEX_A53_H__ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 33 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 34 | /* Cortex-A53 midr for revision 0 */ |
| 35 | #define CORTEX_A53_MIDR 0x410FD030 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 36 | |
Varun Wadekar | 3ce4e88 | 2015-08-21 15:52:51 +0530 | [diff] [blame] | 37 | /* Retention timer tick definitions */ |
| 38 | #define RETENTION_ENTRY_TICKS_2 0x1 |
| 39 | #define RETENTION_ENTRY_TICKS_8 0x2 |
| 40 | #define RETENTION_ENTRY_TICKS_32 0x3 |
| 41 | #define RETENTION_ENTRY_TICKS_64 0x4 |
| 42 | #define RETENTION_ENTRY_TICKS_128 0x5 |
| 43 | #define RETENTION_ENTRY_TICKS_256 0x6 |
| 44 | #define RETENTION_ENTRY_TICKS_512 0x7 |
| 45 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 46 | /******************************************************************************* |
| 47 | * CPU Extended Control register specific definitions. |
| 48 | ******************************************************************************/ |
Soby Mathew | 38b4bc9 | 2014-08-14 13:36:41 +0100 | [diff] [blame] | 49 | #define CPUECTLR_EL1 S3_1_C15_C2_1 /* Instruction def. */ |
| 50 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 51 | #define CPUECTLR_SMP_BIT (1 << 6) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 52 | |
Varun Wadekar | 3ce4e88 | 2015-08-21 15:52:51 +0530 | [diff] [blame] | 53 | #define CPUECTLR_CPU_RET_CTRL_SHIFT 0 |
| 54 | #define CPUECTLR_CPU_RET_CTRL_MASK (0x7 << CPUECTLR_CPU_RET_CTRL_SHIFT) |
| 55 | |
| 56 | #define CPUECTLR_FPU_RET_CTRL_SHIFT 3 |
| 57 | #define CPUECTLR_FPU_RET_CTRL_MASK (0x7 << CPUECTLR_FPU_RET_CTRL_SHIFT) |
| 58 | |
developer | 4fceaca | 2015-07-29 20:55:31 +0800 | [diff] [blame] | 59 | /******************************************************************************* |
| 60 | * CPU Auxiliary Control register specific definitions. |
| 61 | ******************************************************************************/ |
| 62 | #define CPUACTLR_EL1 S3_1_C15_C2_0 /* Instruction def. */ |
| 63 | |
| 64 | #define CPUACTLR_DTAH (1 << 24) |
| 65 | |
| 66 | /******************************************************************************* |
| 67 | * L2 Auxiliary Control register specific definitions. |
| 68 | ******************************************************************************/ |
| 69 | #define L2ACTLR_EL1 S3_1_C15_C0_0 /* Instruction def. */ |
| 70 | |
| 71 | #define L2ACTLR_ENABLE_UNIQUECLEAN (1 << 14) |
| 72 | #define L2ACTLR_DISABLE_CLEAN_PUSH (1 << 3) |
| 73 | |
Varun Wadekar | 3ce4e88 | 2015-08-21 15:52:51 +0530 | [diff] [blame] | 74 | /******************************************************************************* |
| 75 | * L2 Extended Control register specific definitions. |
| 76 | ******************************************************************************/ |
| 77 | #define L2ECTLR_EL1 S3_1_C11_C0_3 /* Instruction def. */ |
| 78 | |
| 79 | #define L2ECTLR_RET_CTRL_SHIFT 0 |
| 80 | #define L2ECTLR_RET_CTRL_MASK (0x7 << L2ECTLR_RET_CTRL_SHIFT) |
| 81 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 82 | #endif /* __CORTEX_A53_H__ */ |