Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 7 | #ifndef PSCI_H |
| 8 | #define PSCI_H |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 9 | |
Soby Mathew | 523d633 | 2015-01-08 18:02:19 +0000 | [diff] [blame] | 10 | #include <bakery_lock.h> |
Soby Mathew | 89256b8 | 2016-09-13 14:19:08 +0100 | [diff] [blame] | 11 | #include <bl_common.h> |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 12 | #include <platform_def.h> /* for PLAT_NUM_PWR_DOMAINS */ |
| 13 | #if ENABLE_PLAT_COMPAT |
| 14 | #include <psci_compat.h> |
| 15 | #endif |
Soby Mathew | b911cc7 | 2017-02-13 12:46:28 +0000 | [diff] [blame] | 16 | #include <psci_lib.h> /* To maintain compatibility for SPDs */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 17 | #include <utils_def.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 18 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 19 | /******************************************************************************* |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 20 | * Number of power domains whose state this PSCI implementation can track |
Soby Mathew | 523d633 | 2015-01-08 18:02:19 +0000 | [diff] [blame] | 21 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 22 | #ifdef PLAT_NUM_PWR_DOMAINS |
| 23 | #define PSCI_NUM_PWR_DOMAINS PLAT_NUM_PWR_DOMAINS |
Soby Mathew | 523d633 | 2015-01-08 18:02:19 +0000 | [diff] [blame] | 24 | #else |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 25 | #define PSCI_NUM_PWR_DOMAINS (2 * PLATFORM_CORE_COUNT) |
Soby Mathew | 523d633 | 2015-01-08 18:02:19 +0000 | [diff] [blame] | 26 | #endif |
| 27 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 28 | #define PSCI_NUM_NON_CPU_PWR_DOMAINS (PSCI_NUM_PWR_DOMAINS - \ |
| 29 | PLATFORM_CORE_COUNT) |
| 30 | |
| 31 | /* This is the power level corresponding to a CPU */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 32 | #define PSCI_CPU_PWR_LVL U(0) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 33 | |
| 34 | /* |
| 35 | * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND |
| 36 | * uses the old power_state parameter format which has 2 bits to specify the |
| 37 | * power level, this constant is defined to be 3. |
| 38 | */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 39 | #define PSCI_MAX_PWR_LVL U(3) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 40 | |
Soby Mathew | 523d633 | 2015-01-08 18:02:19 +0000 | [diff] [blame] | 41 | /******************************************************************************* |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 42 | * Defines for runtime services function ids |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 43 | ******************************************************************************/ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 44 | #define PSCI_VERSION U(0x84000000) |
| 45 | #define PSCI_CPU_SUSPEND_AARCH32 U(0x84000001) |
| 46 | #define PSCI_CPU_SUSPEND_AARCH64 U(0xc4000001) |
| 47 | #define PSCI_CPU_OFF U(0x84000002) |
| 48 | #define PSCI_CPU_ON_AARCH32 U(0x84000003) |
| 49 | #define PSCI_CPU_ON_AARCH64 U(0xc4000003) |
| 50 | #define PSCI_AFFINITY_INFO_AARCH32 U(0x84000004) |
| 51 | #define PSCI_AFFINITY_INFO_AARCH64 U(0xc4000004) |
| 52 | #define PSCI_MIG_AARCH32 U(0x84000005) |
| 53 | #define PSCI_MIG_AARCH64 U(0xc4000005) |
| 54 | #define PSCI_MIG_INFO_TYPE U(0x84000006) |
| 55 | #define PSCI_MIG_INFO_UP_CPU_AARCH32 U(0x84000007) |
| 56 | #define PSCI_MIG_INFO_UP_CPU_AARCH64 U(0xc4000007) |
| 57 | #define PSCI_SYSTEM_OFF U(0x84000008) |
| 58 | #define PSCI_SYSTEM_RESET U(0x84000009) |
| 59 | #define PSCI_FEATURES U(0x8400000A) |
| 60 | #define PSCI_NODE_HW_STATE_AARCH32 U(0x8400000d) |
| 61 | #define PSCI_NODE_HW_STATE_AARCH64 U(0xc400000d) |
| 62 | #define PSCI_SYSTEM_SUSPEND_AARCH32 U(0x8400000E) |
| 63 | #define PSCI_SYSTEM_SUSPEND_AARCH64 U(0xc400000E) |
| 64 | #define PSCI_STAT_RESIDENCY_AARCH32 U(0x84000010) |
| 65 | #define PSCI_STAT_RESIDENCY_AARCH64 U(0xc4000010) |
| 66 | #define PSCI_STAT_COUNT_AARCH32 U(0x84000011) |
| 67 | #define PSCI_STAT_COUNT_AARCH64 U(0xc4000011) |
Roberto Vargas | b820ad0 | 2017-07-26 09:23:09 +0100 | [diff] [blame] | 68 | #define PSCI_SYSTEM_RESET2_AARCH32 U(0x84000012) |
| 69 | #define PSCI_SYSTEM_RESET2_AARCH64 U(0xc4000012) |
Roberto Vargas | 0a4c261 | 2017-08-03 08:16:16 +0100 | [diff] [blame] | 70 | #define PSCI_MEM_PROTECT U(0x84000013) |
| 71 | #define PSCI_MEM_CHK_RANGE_AARCH32 U(0x84000014) |
| 72 | #define PSCI_MEM_CHK_RANGE_AARCH64 U(0xc4000014) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 73 | |
Jeenu Viswambharan | 1814a3e | 2014-02-28 10:08:33 +0000 | [diff] [blame] | 74 | /* |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 75 | * Number of PSCI calls (above) implemented |
Jeenu Viswambharan | 1814a3e | 2014-02-28 10:08:33 +0000 | [diff] [blame] | 76 | */ |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 77 | #if ENABLE_PSCI_STAT |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 78 | #define PSCI_NUM_CALLS U(22) |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 79 | #else |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 80 | #define PSCI_NUM_CALLS U(18) |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 81 | #endif |
Jeenu Viswambharan | 1814a3e | 2014-02-28 10:08:33 +0000 | [diff] [blame] | 82 | |
Soby Mathew | d019487 | 2016-04-29 19:01:30 +0100 | [diff] [blame] | 83 | /* The macros below are used to identify PSCI calls from the SMC function ID */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 84 | #define PSCI_FID_MASK U(0xffe0) |
| 85 | #define PSCI_FID_VALUE U(0) |
Soby Mathew | d019487 | 2016-04-29 19:01:30 +0100 | [diff] [blame] | 86 | #define is_psci_fid(_fid) \ |
| 87 | (((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE) |
| 88 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 89 | /******************************************************************************* |
| 90 | * PSCI Migrate and friends |
| 91 | ******************************************************************************/ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 92 | #define PSCI_TOS_UP_MIG_CAP 0 |
| 93 | #define PSCI_TOS_NOT_UP_MIG_CAP 1 |
| 94 | #define PSCI_TOS_NOT_PRESENT_MP 2 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 95 | |
| 96 | /******************************************************************************* |
| 97 | * PSCI CPU_SUSPEND 'power_state' parameter specific defines |
| 98 | ******************************************************************************/ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 99 | #define PSTATE_ID_SHIFT U(0) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 100 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 101 | #if PSCI_EXTENDED_STATE_ID |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 102 | #define PSTATE_VALID_MASK U(0xB0000000) |
| 103 | #define PSTATE_TYPE_SHIFT U(30) |
| 104 | #define PSTATE_ID_MASK U(0xfffffff) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 105 | #else |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 106 | #define PSTATE_VALID_MASK U(0xFCFE0000) |
| 107 | #define PSTATE_TYPE_SHIFT U(16) |
| 108 | #define PSTATE_PWR_LVL_SHIFT U(24) |
| 109 | #define PSTATE_ID_MASK U(0xffff) |
| 110 | #define PSTATE_PWR_LVL_MASK U(0x3) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 111 | |
| 112 | #define psci_get_pstate_pwrlvl(pstate) (((pstate) >> PSTATE_PWR_LVL_SHIFT) & \ |
| 113 | PSTATE_PWR_LVL_MASK) |
| 114 | #define psci_make_powerstate(state_id, type, pwrlvl) \ |
| 115 | (((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\ |
| 116 | (((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\ |
| 117 | (((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT) |
| 118 | #endif /* __PSCI_EXTENDED_STATE_ID__ */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 119 | |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 120 | #define PSTATE_TYPE_STANDBY U(0x0) |
| 121 | #define PSTATE_TYPE_POWERDOWN U(0x1) |
| 122 | #define PSTATE_TYPE_MASK U(0x1) |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 123 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 124 | /******************************************************************************* |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 125 | * PSCI CPU_FEATURES feature flag specific defines |
| 126 | ******************************************************************************/ |
| 127 | /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 128 | #define FF_PSTATE_SHIFT U(1) |
| 129 | #define FF_PSTATE_ORIG U(0) |
| 130 | #define FF_PSTATE_EXTENDED U(1) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 131 | #if PSCI_EXTENDED_STATE_ID |
| 132 | #define FF_PSTATE FF_PSTATE_EXTENDED |
| 133 | #else |
| 134 | #define FF_PSTATE FF_PSTATE_ORIG |
| 135 | #endif |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 136 | |
| 137 | /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 138 | #define FF_MODE_SUPPORT_SHIFT U(0) |
| 139 | #define FF_SUPPORTS_OS_INIT_MODE U(1) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 140 | |
| 141 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 142 | * PSCI version |
| 143 | ******************************************************************************/ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 144 | #define PSCI_MAJOR_VER (U(1) << 16) |
Roberto Vargas | ffb34d0 | 2017-09-11 09:11:58 +0100 | [diff] [blame] | 145 | #define PSCI_MINOR_VER U(0x1) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 146 | |
| 147 | /******************************************************************************* |
| 148 | * PSCI error codes |
| 149 | ******************************************************************************/ |
| 150 | #define PSCI_E_SUCCESS 0 |
| 151 | #define PSCI_E_NOT_SUPPORTED -1 |
| 152 | #define PSCI_E_INVALID_PARAMS -2 |
| 153 | #define PSCI_E_DENIED -3 |
| 154 | #define PSCI_E_ALREADY_ON -4 |
| 155 | #define PSCI_E_ON_PENDING -5 |
| 156 | #define PSCI_E_INTERN_FAIL -6 |
| 157 | #define PSCI_E_NOT_PRESENT -7 |
| 158 | #define PSCI_E_DISABLED -8 |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 159 | #define PSCI_E_INVALID_ADDRESS -9 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 160 | |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 161 | #define PSCI_INVALID_MPIDR ~((u_register_t)0) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 162 | |
Roberto Vargas | b820ad0 | 2017-07-26 09:23:09 +0100 | [diff] [blame] | 163 | /* |
| 164 | * SYSTEM_RESET2 macros |
| 165 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 166 | #define PSCI_RESET2_TYPE_VENDOR_SHIFT U(31) |
| 167 | #define PSCI_RESET2_TYPE_VENDOR (U(1) << PSCI_RESET2_TYPE_VENDOR_SHIFT) |
| 168 | #define PSCI_RESET2_TYPE_ARCH (U(0) << PSCI_RESET2_TYPE_VENDOR_SHIFT) |
| 169 | #define PSCI_RESET2_SYSTEM_WARM_RESET (PSCI_RESET2_TYPE_ARCH | U(0)) |
Roberto Vargas | b820ad0 | 2017-07-26 09:23:09 +0100 | [diff] [blame] | 170 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 171 | #ifndef __ASSEMBLY__ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 172 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 173 | #include <stdint.h> |
| 174 | #include <types.h> |
| 175 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 176 | /* Function to help build the psci capabilities bitfield */ |
| 177 | |
| 178 | static inline unsigned int define_psci_cap(unsigned int x) |
| 179 | { |
| 180 | return U(1) << (x & U(0x1f)); |
| 181 | } |
| 182 | |
| 183 | |
| 184 | /* Power state helper functions */ |
| 185 | |
| 186 | static inline unsigned int psci_get_pstate_id(unsigned int power_state) |
| 187 | { |
| 188 | return ((power_state) >> PSTATE_ID_SHIFT) & PSTATE_ID_MASK; |
| 189 | } |
| 190 | |
| 191 | static inline unsigned int psci_get_pstate_type(unsigned int power_state) |
| 192 | { |
| 193 | return ((power_state) >> PSTATE_TYPE_SHIFT) & PSTATE_TYPE_MASK; |
| 194 | } |
| 195 | |
| 196 | static inline unsigned int psci_check_power_state(unsigned int power_state) |
| 197 | { |
| 198 | return ((power_state) & PSTATE_VALID_MASK); |
| 199 | } |
| 200 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 201 | /* |
| 202 | * These are the states reported by the PSCI_AFFINITY_INFO API for the specified |
| 203 | * CPU. The definitions of these states can be found in Section 5.7.1 in the |
| 204 | * PSCI specification (ARM DEN 0022C). |
| 205 | */ |
| 206 | typedef enum { |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 207 | AFF_STATE_ON = U(0), |
| 208 | AFF_STATE_OFF = U(1), |
| 209 | AFF_STATE_ON_PENDING = U(2) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 210 | } aff_info_state_t; |
| 211 | |
| 212 | /* |
Jeenu Viswambharan | 7f03e9d9 | 2016-08-03 15:54:50 +0100 | [diff] [blame] | 213 | * These are the power states reported by PSCI_NODE_HW_STATE API for the |
| 214 | * specified CPU. The definitions of these states can be found in Section 5.15.3 |
| 215 | * of PSCI specification (ARM DEN 0022C). |
| 216 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 217 | #define HW_ON 0 |
| 218 | #define HW_OFF 1 |
| 219 | #define HW_STANDBY 2 |
Jeenu Viswambharan | 7f03e9d9 | 2016-08-03 15:54:50 +0100 | [diff] [blame] | 220 | |
| 221 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 222 | * Macro to represent invalid affinity level within PSCI. |
| 223 | */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 224 | #define PSCI_INVALID_PWR_LVL (PLAT_MAX_PWR_LVL + U(1)) |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 225 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 226 | /* |
| 227 | * Type for representing the local power state at a particular level. |
| 228 | */ |
| 229 | typedef uint8_t plat_local_state_t; |
| 230 | |
| 231 | /* The local state macro used to represent RUN state. */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 232 | #define PSCI_LOCAL_STATE_RUN U(0) |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 233 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 234 | /* |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 235 | * Function to test whether the plat_local_state is RUN state |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 236 | */ |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 237 | static inline int is_local_state_run(unsigned int plat_local_state) |
| 238 | { |
| 239 | return (plat_local_state == PSCI_LOCAL_STATE_RUN) ? 1 : 0; |
| 240 | } |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 241 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 242 | /* |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 243 | * Function to test whether the plat_local_state is RETENTION state |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 244 | */ |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 245 | static inline int is_local_state_retn(unsigned int plat_local_state) |
| 246 | { |
| 247 | return ((plat_local_state > PSCI_LOCAL_STATE_RUN) && |
| 248 | (plat_local_state <= PLAT_MAX_RET_STATE)) ? 1 : 0; |
| 249 | } |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 250 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 251 | /* |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 252 | * Function to test whether the plat_local_state is OFF state |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 253 | */ |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 254 | static inline int is_local_state_off(unsigned int plat_local_state) |
| 255 | { |
| 256 | return ((plat_local_state > PLAT_MAX_RET_STATE) && |
| 257 | (plat_local_state <= PLAT_MAX_OFF_STATE)) ? 1 : 0; |
| 258 | } |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 259 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 260 | /***************************************************************************** |
| 261 | * This data structure defines the representation of the power state parameter |
| 262 | * for its exchange between the generic PSCI code and the platform port. For |
| 263 | * example, it is used by the platform port to specify the requested power |
| 264 | * states during a power management operation. It is used by the generic code to |
| 265 | * inform the platform about the target power states that each level should |
| 266 | * enter. |
| 267 | ****************************************************************************/ |
| 268 | typedef struct psci_power_state { |
| 269 | /* |
| 270 | * The pwr_domain_state[] stores the local power state at each level |
| 271 | * for the CPU. |
| 272 | */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 273 | plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)]; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 274 | } psci_power_state_t; |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 275 | |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 276 | /******************************************************************************* |
| 277 | * Structure used to store per-cpu information relevant to the PSCI service. |
| 278 | * It is populated in the per-cpu data array. In return we get a guarantee that |
| 279 | * this information will not reside on a cache line shared with another cpu. |
| 280 | ******************************************************************************/ |
| 281 | typedef struct psci_cpu_data { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 282 | /* State as seen by PSCI Affinity Info API */ |
| 283 | aff_info_state_t aff_info_state; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 284 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 285 | /* |
| 286 | * Highest power level which takes part in a power management |
| 287 | * operation. |
| 288 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 289 | unsigned int target_pwrlvl; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 290 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 291 | /* The local power state of this CPU */ |
| 292 | plat_local_state_t local_state; |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 293 | } psci_cpu_data_t; |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 294 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 295 | /******************************************************************************* |
| 296 | * Structure populated by platform specific code to export routines which |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 297 | * perform common low level power management functions |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 298 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 299 | typedef struct plat_psci_ops { |
| 300 | void (*cpu_standby)(plat_local_state_t cpu_state); |
| 301 | int (*pwr_domain_on)(u_register_t mpidr); |
| 302 | void (*pwr_domain_off)(const psci_power_state_t *target_state); |
Varun Wadekar | ae87f4b | 2017-07-10 16:02:05 -0700 | [diff] [blame] | 303 | void (*pwr_domain_suspend_pwrdown_early)( |
| 304 | const psci_power_state_t *target_state); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 305 | void (*pwr_domain_suspend)(const psci_power_state_t *target_state); |
| 306 | void (*pwr_domain_on_finish)(const psci_power_state_t *target_state); |
| 307 | void (*pwr_domain_suspend_finish)( |
| 308 | const psci_power_state_t *target_state); |
Soby Mathew | 6a81641 | 2016-04-27 14:46:28 +0100 | [diff] [blame] | 309 | void (*pwr_domain_pwr_down_wfi)( |
| 310 | const psci_power_state_t *target_state) __dead2; |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 311 | void (*system_off)(void) __dead2; |
| 312 | void (*system_reset)(void) __dead2; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 313 | int (*validate_power_state)(unsigned int power_state, |
| 314 | psci_power_state_t *req_state); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 315 | int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 316 | void (*get_sys_suspend_power_state)( |
| 317 | psci_power_state_t *req_state); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 318 | int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state, |
| 319 | int pwrlvl); |
| 320 | int (*translate_power_state_by_mpidr)(u_register_t mpidr, |
| 321 | unsigned int power_state, |
| 322 | psci_power_state_t *output_state); |
Jeenu Viswambharan | 7f03e9d9 | 2016-08-03 15:54:50 +0100 | [diff] [blame] | 323 | int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level); |
Roberto Vargas | 0a4c261 | 2017-08-03 08:16:16 +0100 | [diff] [blame] | 324 | int (*mem_protect_chk)(uintptr_t base, u_register_t length); |
| 325 | int (*read_mem_protect)(int *val); |
| 326 | int (*write_mem_protect)(int val); |
Roberto Vargas | b820ad0 | 2017-07-26 09:23:09 +0100 | [diff] [blame] | 327 | int (*system_reset2)(int is_vendor, |
| 328 | int reset_type, u_register_t cookie); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 329 | } plat_psci_ops_t; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 330 | |
| 331 | /******************************************************************************* |
| 332 | * Function & Data prototypes |
| 333 | ******************************************************************************/ |
Dan Handley | a17fefa | 2014-05-14 12:38:32 +0100 | [diff] [blame] | 334 | unsigned int psci_version(void); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 335 | int psci_cpu_on(u_register_t target_cpu, |
| 336 | uintptr_t entrypoint, |
| 337 | u_register_t context_id); |
| 338 | int psci_cpu_suspend(unsigned int power_state, |
| 339 | uintptr_t entrypoint, |
| 340 | u_register_t context_id); |
| 341 | int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id); |
| 342 | int psci_cpu_off(void); |
| 343 | int psci_affinity_info(u_register_t target_affinity, |
| 344 | unsigned int lowest_affinity_level); |
| 345 | int psci_migrate(u_register_t target_cpu); |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 346 | int psci_migrate_info_type(void); |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 347 | u_register_t psci_migrate_info_up_cpu(void); |
Jeenu Viswambharan | 7f03e9d9 | 2016-08-03 15:54:50 +0100 | [diff] [blame] | 348 | int psci_node_hw_state(u_register_t target_cpu, |
| 349 | unsigned int power_level); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 350 | int psci_features(unsigned int psci_fid); |
Dan Handley | a17fefa | 2014-05-14 12:38:32 +0100 | [diff] [blame] | 351 | void __dead2 psci_power_down_wfi(void); |
Soby Mathew | d019487 | 2016-04-29 19:01:30 +0100 | [diff] [blame] | 352 | void psci_arch_setup(void); |
| 353 | |
| 354 | /* |
| 355 | * The below API is deprecated. This is now replaced by bl31_warmboot_entry in |
| 356 | * AArch64. |
| 357 | */ |
| 358 | void psci_entrypoint(void) __deprecated; |
| 359 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 360 | #endif /*__ASSEMBLY__*/ |
| 361 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 362 | #endif /* PSCI_H */ |