blob: 1a48563240af67f73ce7df75f66fddec617bc89f [file] [log] [blame]
Varun Wadekara0352ab2017-03-14 14:24:35 -07001/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekara0352ab2017-03-14 14:24:35 -07003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekara0352ab2017-03-14 14:24:35 -07005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <errno.h>
8
Varun Wadekara0352ab2017-03-14 14:24:35 -07009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/debug.h>
Varun Wadekara0352ab2017-03-14 14:24:35 -070012#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <lib/mmio.h>
14
Varun Wadekarb5568282016-12-13 18:04:35 -080015#include <mce_private.h>
Varun Wadekara0352ab2017-03-14 14:24:35 -070016#include <t18x_ari.h>
Steven Kaod417cea2017-06-14 14:02:23 +080017#include <tegra_private.h>
Varun Wadekara0352ab2017-03-14 14:24:35 -070018
Anthony Zhou1ab31402017-03-06 16:06:45 +080019int32_t nvg_enter_cstate(uint32_t ari_base, uint32_t state, uint32_t wake_time)
Varun Wadekara0352ab2017-03-14 14:24:35 -070020{
Anthony Zhou1ab31402017-03-06 16:06:45 +080021 int32_t ret = 0;
Steven Kaod417cea2017-06-14 14:02:23 +080022 uint64_t val = 0ULL;
Anthony Zhou1ab31402017-03-06 16:06:45 +080023
24 (void)ari_base;
25
Varun Wadekara0352ab2017-03-14 14:24:35 -070026 /* check for allowed power state */
Anthony Zhou1ab31402017-03-06 16:06:45 +080027 if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
28 (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
Varun Wadekara0352ab2017-03-14 14:24:35 -070029 ERROR("%s: unknown cstate (%d)\n", __func__, state);
Anthony Zhou1ab31402017-03-06 16:06:45 +080030 ret = EINVAL;
31 } else {
32 /* time (TSC ticks) until the core is expected to get a wake event */
Anthony Zhou0e07e452017-07-26 17:16:54 +080033 nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_WAKE_TIME, wake_time);
Varun Wadekara0352ab2017-03-14 14:24:35 -070034
Anthony Zhou1ab31402017-03-06 16:06:45 +080035 /* set the core cstate */
Steven Kaod417cea2017-06-14 14:02:23 +080036 val = read_actlr_el1() & ~ACTLR_EL1_PMSTATE_MASK;
37 write_actlr_el1(val | (uint64_t)state);
Anthony Zhou1ab31402017-03-06 16:06:45 +080038 }
Varun Wadekara0352ab2017-03-14 14:24:35 -070039
Anthony Zhou1ab31402017-03-06 16:06:45 +080040 return ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -070041}
42
43/*
44 * This request allows updating of CLUSTER_CSTATE, CCPLEX_CSTATE and
45 * SYSTEM_CSTATE values.
46 */
Anthony Zhou1ab31402017-03-06 16:06:45 +080047int32_t nvg_update_cstate_info(uint32_t ari_base, uint32_t cluster, uint32_t ccplex,
Varun Wadekara0352ab2017-03-14 14:24:35 -070048 uint32_t system, uint8_t sys_state_force, uint32_t wake_mask,
49 uint8_t update_wake_mask)
50{
Anthony Zhou1ab31402017-03-06 16:06:45 +080051 uint64_t val = 0ULL;
52
53 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -070054
55 /* update CLUSTER_CSTATE? */
Anthony Zhou1ab31402017-03-06 16:06:45 +080056 if (cluster != 0U) {
57 val |= ((uint64_t)cluster & CLUSTER_CSTATE_MASK) |
Varun Wadekara0352ab2017-03-14 14:24:35 -070058 CLUSTER_CSTATE_UPDATE_BIT;
Anthony Zhou1ab31402017-03-06 16:06:45 +080059 }
Varun Wadekara0352ab2017-03-14 14:24:35 -070060
61 /* update CCPLEX_CSTATE? */
Anthony Zhou1ab31402017-03-06 16:06:45 +080062 if (ccplex != 0U) {
63 val |= (((uint64_t)ccplex & CCPLEX_CSTATE_MASK) << CCPLEX_CSTATE_SHIFT) |
Varun Wadekara0352ab2017-03-14 14:24:35 -070064 CCPLEX_CSTATE_UPDATE_BIT;
Anthony Zhou1ab31402017-03-06 16:06:45 +080065 }
Varun Wadekara0352ab2017-03-14 14:24:35 -070066
67 /* update SYSTEM_CSTATE? */
Anthony Zhou1ab31402017-03-06 16:06:45 +080068 if (system != 0U) {
69 val |= (((uint64_t)system & SYSTEM_CSTATE_MASK) << SYSTEM_CSTATE_SHIFT) |
70 (((uint64_t)sys_state_force << SYSTEM_CSTATE_FORCE_UPDATE_SHIFT) |
Varun Wadekara0352ab2017-03-14 14:24:35 -070071 SYSTEM_CSTATE_UPDATE_BIT);
Anthony Zhou1ab31402017-03-06 16:06:45 +080072 }
Varun Wadekara0352ab2017-03-14 14:24:35 -070073
74 /* update wake mask value? */
Anthony Zhou1ab31402017-03-06 16:06:45 +080075 if (update_wake_mask != 0U) {
Varun Wadekara0352ab2017-03-14 14:24:35 -070076 val |= CSTATE_WAKE_MASK_UPDATE_BIT;
Anthony Zhou1ab31402017-03-06 16:06:45 +080077 }
Varun Wadekara0352ab2017-03-14 14:24:35 -070078
79 /* set the wake mask */
80 val &= CSTATE_WAKE_MASK_CLEAR;
81 val |= ((uint64_t)wake_mask << CSTATE_WAKE_MASK_SHIFT);
82
83 /* set the updated cstate info */
Anthony Zhou0e07e452017-07-26 17:16:54 +080084 nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CSTATE_INFO, val);
Varun Wadekara0352ab2017-03-14 14:24:35 -070085
86 return 0;
87}
88
Anthony Zhou1ab31402017-03-06 16:06:45 +080089int32_t nvg_update_crossover_time(uint32_t ari_base, uint32_t type, uint32_t time)
Varun Wadekara0352ab2017-03-14 14:24:35 -070090{
Anthony Zhou1ab31402017-03-06 16:06:45 +080091 int32_t ret = 0;
Varun Wadekara0352ab2017-03-14 14:24:35 -070092
Anthony Zhou1ab31402017-03-06 16:06:45 +080093 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -070094
Anthony Zhou1ab31402017-03-06 16:06:45 +080095 /* sanity check crossover type */
96 if (type > TEGRA_ARI_CROSSOVER_CCP3_SC1) {
97 ret = EINVAL;
98 } else {
99 /*
100 * The crossover threshold limit types start from
101 * TEGRA_CROSSOVER_TYPE_C1_C6 to TEGRA_CROSSOVER_TYPE_CCP3_SC7.
102 * The command indices for updating the threshold be generated
103 * by adding the type to the NVG_SET_THRESHOLD_CROSSOVER_C1_C6
104 * command index.
105 */
106 nvg_set_request_data((TEGRA_NVG_CHANNEL_CROSSOVER_C1_C6 +
107 (uint64_t)type), (uint64_t)time);
108 }
109
110 return ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700111}
112
113uint64_t nvg_read_cstate_stats(uint32_t ari_base, uint32_t state)
114{
Anthony Zhou1ab31402017-03-06 16:06:45 +0800115 uint64_t ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700116
Anthony Zhou1ab31402017-03-06 16:06:45 +0800117 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700118
Anthony Zhou1ab31402017-03-06 16:06:45 +0800119 /* sanity check state */
120 if (state == 0U) {
121 ret = EINVAL;
122 } else {
123 /*
124 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
125 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
126 * reading the threshold can be generated by adding the type to
127 * the NVG_CLEAR_CSTATE_STATS command index.
128 */
129 nvg_set_request((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
130 (uint64_t)state));
131 ret = nvg_get_result();
132 }
133
134 return ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700135}
136
Anthony Zhou1ab31402017-03-06 16:06:45 +0800137int32_t nvg_write_cstate_stats(uint32_t ari_base, uint32_t state, uint32_t stats)
Varun Wadekara0352ab2017-03-14 14:24:35 -0700138{
139 uint64_t val;
140
Anthony Zhou1ab31402017-03-06 16:06:45 +0800141 (void)ari_base;
142
Varun Wadekara0352ab2017-03-14 14:24:35 -0700143 /*
144 * The only difference between a CSTATE_STATS_WRITE and
145 * CSTATE_STATS_READ is the usage of the 63:32 in the request.
146 * 63:32 are set to '0' for a read, while a write contains the
147 * actual stats value to be written.
148 */
149 val = ((uint64_t)stats << MCE_CSTATE_STATS_TYPE_SHIFT) | state;
150
151 /*
152 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
153 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
154 * reading the threshold can be generated by adding the type to
155 * the NVG_CLEAR_CSTATE_STATS command index.
156 */
Anthony Zhou1ab31402017-03-06 16:06:45 +0800157 nvg_set_request_data((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
158 (uint64_t)state), val);
Varun Wadekara0352ab2017-03-14 14:24:35 -0700159
160 return 0;
161}
162
Anthony Zhou1ab31402017-03-06 16:06:45 +0800163int32_t nvg_is_ccx_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
Varun Wadekara0352ab2017-03-14 14:24:35 -0700164{
Anthony Zhou1ab31402017-03-06 16:06:45 +0800165 (void)ari_base;
166 (void)state;
167 (void)wake_time;
168
Varun Wadekara0352ab2017-03-14 14:24:35 -0700169 /* This does not apply to the Denver cluster */
170 return 0;
171}
172
Anthony Zhou1ab31402017-03-06 16:06:45 +0800173int32_t nvg_is_sc7_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
Varun Wadekara0352ab2017-03-14 14:24:35 -0700174{
175 uint64_t val;
Anthony Zhou1ab31402017-03-06 16:06:45 +0800176 int32_t ret;
177
178 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700179
180 /* check for allowed power state */
Anthony Zhou1ab31402017-03-06 16:06:45 +0800181 if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
182 (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
Varun Wadekara0352ab2017-03-14 14:24:35 -0700183 ERROR("%s: unknown cstate (%d)\n", __func__, state);
Anthony Zhou1ab31402017-03-06 16:06:45 +0800184 ret = EINVAL;
185 } else {
186 /*
187 * Request format -
188 * 63:32 = wake time
189 * 31:0 = C-state for this core
190 */
191 val = ((uint64_t)wake_time << MCE_SC7_WAKE_TIME_SHIFT) |
192 ((uint64_t)state & MCE_SC7_ALLOWED_MASK);
Varun Wadekara0352ab2017-03-14 14:24:35 -0700193
Anthony Zhou1ab31402017-03-06 16:06:45 +0800194 /* issue command to check if SC7 is allowed */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800195 nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_IS_SC7_ALLOWED, val);
Varun Wadekara0352ab2017-03-14 14:24:35 -0700196
Anthony Zhou1ab31402017-03-06 16:06:45 +0800197 /* 1 = SC7 allowed, 0 = SC7 not allowed */
198 ret = (nvg_get_result() != 0ULL) ? 1 : 0;
199 }
Varun Wadekara0352ab2017-03-14 14:24:35 -0700200
Anthony Zhou1ab31402017-03-06 16:06:45 +0800201 return ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700202}
203
Anthony Zhou1ab31402017-03-06 16:06:45 +0800204int32_t nvg_online_core(uint32_t ari_base, uint32_t core)
Varun Wadekara0352ab2017-03-14 14:24:35 -0700205{
Anthony Zhou3b804502017-06-26 20:33:34 +0800206 uint64_t cpu = read_mpidr() & MPIDR_CPU_MASK;
207 uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
Anthony Zhou1ab31402017-03-06 16:06:45 +0800208 int32_t ret = 0;
209
210 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700211
212 /* sanity check code id */
Anthony Zhou3b804502017-06-26 20:33:34 +0800213 if ((core >= MCE_CORE_ID_MAX) || (cpu == core)) {
Varun Wadekara0352ab2017-03-14 14:24:35 -0700214 ERROR("%s: unsupported core id (%d)\n", __func__, core);
Anthony Zhou1ab31402017-03-06 16:06:45 +0800215 ret = EINVAL;
216 } else {
217 /*
218 * The Denver cluster has 2 CPUs only - 0, 1.
219 */
220 if ((impl == DENVER_IMPL) && ((core == 2U) || (core == 3U))) {
221 ERROR("%s: unknown core id (%d)\n", __func__, core);
222 ret = EINVAL;
223 } else {
224 /* get a core online */
Anthony Zhou0e07e452017-07-26 17:16:54 +0800225 nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_ONLINE_CORE,
Anthony Zhou1ab31402017-03-06 16:06:45 +0800226 ((uint64_t)core & MCE_CORE_ID_MASK));
227 }
Varun Wadekara0352ab2017-03-14 14:24:35 -0700228 }
229
Anthony Zhou1ab31402017-03-06 16:06:45 +0800230 return ret;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700231}
232
Anthony Zhou1ab31402017-03-06 16:06:45 +0800233int32_t nvg_cc3_ctrl(uint32_t ari_base, uint32_t freq, uint32_t volt, uint8_t enable)
Varun Wadekara0352ab2017-03-14 14:24:35 -0700234{
Anthony Zhou1ab31402017-03-06 16:06:45 +0800235 uint32_t val;
236
237 (void)ari_base;
Varun Wadekara0352ab2017-03-14 14:24:35 -0700238
239 /*
240 * If the enable bit is cleared, Auto-CC3 will be disabled by setting
241 * the SW visible voltage/frequency request registers for all non
242 * floorswept cores valid independent of StandbyWFI and disabling
243 * the IDLE voltage/frequency request register. If set, Auto-CC3
244 * will be enabled by setting the ARM SW visible voltage/frequency
245 * request registers for all non floorswept cores to be enabled by
246 * StandbyWFI or the equivalent signal, and always keeping the IDLE
247 * voltage/frequency request register enabled.
248 */
Elyes Haouas183638f2023-02-13 10:05:41 +0100249 val = (((freq & MCE_AUTO_CC3_FREQ_MASK) << MCE_AUTO_CC3_FREQ_SHIFT) |
250 ((volt & MCE_AUTO_CC3_VTG_MASK) << MCE_AUTO_CC3_VTG_SHIFT) |
Anthony Zhou1ab31402017-03-06 16:06:45 +0800251 ((enable != 0U) ? MCE_AUTO_CC3_ENABLE_BIT : 0U));
Varun Wadekara0352ab2017-03-14 14:24:35 -0700252
Anthony Zhou0e07e452017-07-26 17:16:54 +0800253 nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CC3_CTRL, (uint64_t)val);
Varun Wadekara0352ab2017-03-14 14:24:35 -0700254
255 return 0;
256}