blob: db4a1691035734327e11cb1d8ec27cfff8abc1fe [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Pranav Madhue3173282022-07-27 12:49:24 +05302 * Copyright (c) 2015-2022, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Soby Mathewfeac8fc2015-09-29 15:47:16 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handley9df48042015-03-19 18:58:55 +00009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
Pranav Madhue3173282022-07-27 12:49:24 +053012#include <bl31/interrupt_mgmt.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
Antonio Nino Diaz326f56b2019-01-23 18:55:03 +000014#include <drivers/arm/css/css_scp.h>
Arvind Ram Prakashb4419202024-05-07 10:33:46 -050015#include <drivers/arm/css/dsu.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <lib/cassert.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018
Pranav Madhue3173282022-07-27 12:49:24 +053019#include <plat/common/platform.h>
20
Pranav Madhu9ad55b02022-07-27 13:12:27 +053021#include <plat/arm/css/common/css_pm.h>
22
Soby Mathewfeac8fc2015-09-29 15:47:16 +010023/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
24#pragma weak plat_arm_psci_pm_ops
Soby Mathewfec4eb72015-07-01 16:16:20 +010025
Soby Mathew7799cf72015-04-16 14:49:09 +010026#if ARM_RECOM_STATE_ID_ENC
27/*
28 * The table storing the valid idle power states. Ensure that the
29 * array entries are populated in ascending order of state-id to
30 * enable us to use binary search during power state validation.
31 * The table must be terminated by a NULL entry.
32 */
33const unsigned int arm_pm_idle_states[] = {
Soby Mathewa869de12015-05-08 10:18:59 +010034 /* State-id - 0x001 */
35 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
36 ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
37 /* State-id - 0x002 */
38 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
39 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
40 /* State-id - 0x022 */
41 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
42 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
43#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
44 /* State-id - 0x222 */
45 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
46 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
47#endif
Soby Mathew7799cf72015-04-16 14:49:09 +010048 0,
49};
Soby Mathewa869de12015-05-08 10:18:59 +010050#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew7799cf72015-04-16 14:49:09 +010051
Soby Mathew61e8d0b2015-10-12 17:32:29 +010052/*
53 * All the power management helpers in this file assume at least cluster power
54 * level is supported.
55 */
56CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
57 assert_max_pwr_lvl_supported_mismatch);
58
Soby Mathew7a3b5eb2016-12-09 15:23:08 +000059/*
60 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
61 * assumed by the CSS layer.
62 */
63CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
64 assert_max_pwr_lvl_higher_than_css_sys_lvl);
65
Dan Handley9df48042015-03-19 18:58:55 +000066/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010067 * Handler called when a power domain is about to be turned on. The
Dan Handley9df48042015-03-19 18:58:55 +000068 * level and mpidr determine the affinity instance.
69 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010070int css_pwr_domain_on(u_register_t mpidr)
Dan Handley9df48042015-03-19 18:58:55 +000071{
Soby Mathew200fffd2016-10-21 11:34:59 +010072 css_scp_on(mpidr);
Dan Handley9df48042015-03-19 18:58:55 +000073
74 return PSCI_E_SUCCESS;
75}
76
Soby Mathew12012dd2015-10-26 14:01:53 +000077static void css_pwr_domain_on_finisher_common(
78 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +000079{
Soby Mathew12012dd2015-10-26 14:01:53 +000080 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010081
Dan Handley9df48042015-03-19 18:58:55 +000082 /*
83 * Perform the common cluster specific operations i.e enable coherency
84 * if this cluster was off.
85 */
Arvind Ram Prakashb4419202024-05-07 10:33:46 -050086 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) {
87#if PRESERVE_DSU_PMU_REGS
88 cluster_on_dsu_pmu_context_restore();
89#endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +000090 plat_arm_interconnect_enter_coherency();
Arvind Ram Prakashb4419202024-05-07 10:33:46 -050091 }
Soby Mathew12012dd2015-10-26 14:01:53 +000092}
Dan Handley9df48042015-03-19 18:58:55 +000093
Soby Mathew12012dd2015-10-26 14:01:53 +000094/*******************************************************************************
95 * Handler called when a power level has just been powered on after
96 * being turned off earlier. The target_state encodes the low power state that
97 * each level has woken up from. This handler would never be invoked with
98 * the system power domain uninitialized as either the primary would have taken
99 * care of it as part of cold boot or the first core awakened from system
100 * suspend would have already initialized it.
101 ******************************************************************************/
102void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
103{
104 /* Assert that the system power domain need not be initialized */
Nariman Poushincd956262018-05-01 09:28:40 +0100105 assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100106
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500107 css_pwr_domain_on_finisher_common(target_state);
108}
109
110/*******************************************************************************
111 * Handler called when a power domain has just been powered on and the cpu
112 * and its cluster are fully participating in coherent transaction on the
113 * interconnect. Data cache must be enabled for CPU at this point.
114 ******************************************************************************/
115void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state)
116{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000117 /* Program the gic per-cpu distributor or re-distributor interface */
118 plat_arm_gic_pcpu_init();
119
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500120 /* Enable the gic cpu interface */
121 plat_arm_gic_cpuif_enable();
Pranav Madhue3173282022-07-27 12:49:24 +0530122
123 /* Setup the CPU power down request interrupt for secondary core(s) */
124 css_setup_cpu_pwr_down_intr();
Dan Handley9df48042015-03-19 18:58:55 +0000125}
126
127/*******************************************************************************
128 * Common function called while turning a cpu off or suspending it. It is called
129 * from css_off() or css_suspend() when these functions in turn are called for
Soby Mathewfec4eb72015-07-01 16:16:20 +0100130 * power domain at the highest power level which will be powered down. It
131 * performs the actions common to the OFF and SUSPEND calls.
Dan Handley9df48042015-03-19 18:58:55 +0000132 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100133static void css_power_down_common(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000134{
Dan Handley9df48042015-03-19 18:58:55 +0000135 /* Prevent interrupts from spuriously waking up this cpu */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000136 plat_arm_gic_cpuif_disable();
Dan Handley9df48042015-03-19 18:58:55 +0000137
138 /* Cluster is to be turned off, so disable coherency */
Arvind Ram Prakashb4419202024-05-07 10:33:46 -0500139 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) {
140#if PRESERVE_DSU_PMU_REGS
141 cluster_off_dsu_pmu_context_save();
142#endif
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000143 plat_arm_interconnect_exit_coherency();
Arvind Ram Prakashb4419202024-05-07 10:33:46 -0500144 }
Dan Handley9df48042015-03-19 18:58:55 +0000145}
146
147/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100148 * Handler called when a power domain is about to be turned off. The
149 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000150 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100151void css_pwr_domain_off(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000152{
Soby Mathew12012dd2015-10-26 14:01:53 +0000153 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100154 css_power_down_common(target_state);
Soby Mathew200fffd2016-10-21 11:34:59 +0100155 css_scp_off(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000156}
157
158/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100159 * Handler called when a power domain is about to be suspended. The
160 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000161 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100162void css_pwr_domain_suspend(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000163{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100164 /*
Soby Mathew12012dd2015-10-26 14:01:53 +0000165 * CSS currently supports retention only at cpu level. Just return
Soby Mathewfec4eb72015-07-01 16:16:20 +0100166 * as nothing is to be done for retention.
167 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000168 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Dan Handley9df48042015-03-19 18:58:55 +0000169 return;
170
Soby Mathew9ca28062017-10-11 16:08:58 +0100171
Soby Mathew12012dd2015-10-26 14:01:53 +0000172 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100173 css_power_down_common(target_state);
Soby Mathew9ca28062017-10-11 16:08:58 +0100174
175 /* Perform system domain state saving if issuing system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100176 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
Soby Mathew9ca28062017-10-11 16:08:58 +0100177 arm_system_pwr_domain_save();
178
179 /* Power off the Redistributor after having saved its context */
180 plat_arm_gic_redistif_off();
181 }
182
Soby Mathew200fffd2016-10-21 11:34:59 +0100183 css_scp_suspend(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000184}
185
186/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100187 * Handler called when a power domain has just been powered on after
188 * having been suspended earlier. The target_state encodes the low power state
189 * that each level has woken up from.
Dan Handley9df48042015-03-19 18:58:55 +0000190 * TODO: At the moment we reuse the on finisher and reinitialize the secure
191 * context. Need to implement a separate suspend finisher.
192 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100193void css_pwr_domain_suspend_finish(
Soby Mathewfec4eb72015-07-01 16:16:20 +0100194 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000195{
Soby Mathew12012dd2015-10-26 14:01:53 +0000196 /* Return as nothing is to be done on waking up from retention. */
197 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100198 return;
199
Soby Mathew12012dd2015-10-26 14:01:53 +0000200 /* Perform system domain restore if woken up from system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100201 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
Soby Mathew9ca28062017-10-11 16:08:58 +0100202 /*
203 * At this point, the Distributor must be powered on to be ready
204 * to have its state restored. The Redistributor will be powered
205 * on as part of gicv3_rdistif_init_restore.
206 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000207 arm_system_pwr_domain_resume();
Soby Mathew12012dd2015-10-26 14:01:53 +0000208
209 css_pwr_domain_on_finisher_common(target_state);
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500210
211 /* Enable the gic cpu interface */
212 plat_arm_gic_cpuif_enable();
Dan Handley9df48042015-03-19 18:58:55 +0000213}
214
215/*******************************************************************************
216 * Handlers to shutdown/reboot the system
217 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100218void __dead2 css_system_off(void)
Dan Handley9df48042015-03-19 18:58:55 +0000219{
Soby Mathew200fffd2016-10-21 11:34:59 +0100220 css_scp_sys_shutdown();
Dan Handley9df48042015-03-19 18:58:55 +0000221}
222
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100223void __dead2 css_system_reset(void)
Dan Handley9df48042015-03-19 18:58:55 +0000224{
Soby Mathew200fffd2016-10-21 11:34:59 +0100225 css_scp_sys_reboot();
Dan Handley9df48042015-03-19 18:58:55 +0000226}
227
228/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100229 * Handler called when the CPU power domain is about to enter standby.
Dan Handley9df48042015-03-19 18:58:55 +0000230 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100231void css_cpu_standby(plat_local_state_t cpu_state)
Dan Handley9df48042015-03-19 18:58:55 +0000232{
233 unsigned int scr;
234
Soby Mathewfec4eb72015-07-01 16:16:20 +0100235 assert(cpu_state == ARM_LOCAL_STATE_RET);
236
Dan Handley9df48042015-03-19 18:58:55 +0000237 scr = read_scr_el3();
David Wangc1d9cfb2016-06-07 09:22:40 +0800238 /*
239 * Enable the Non secure interrupt to wake the CPU.
240 * In GICv3 affinity routing mode, the non secure group1 interrupts use
241 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
242 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
243 * routing mode.
244 */
245 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
Dan Handley9df48042015-03-19 18:58:55 +0000246 isb();
247 dsb();
248 wfi();
249
250 /*
251 * Restore SCR to the original value, synchronisation of scr_el3 is
252 * done by eret while el3_exit to save some execution cycles.
253 */
254 write_scr_el3(scr);
255}
256
257/*******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100258 * Handler called to return the 'req_state' for system suspend.
259 ******************************************************************************/
260void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
261{
262 unsigned int i;
263
264 /*
265 * System Suspend is supported only if the system power domain node
266 * is implemented.
267 */
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000268 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100269
270 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
271 req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
272}
273
274/*******************************************************************************
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100275 * Handler to query CPU/cluster power states from SCP
276 ******************************************************************************/
277int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
278{
Soby Mathew200fffd2016-10-21 11:34:59 +0100279 return css_scp_get_power_state(mpidr, power_level);
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100280}
281
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000282/*
283 * The system power domain suspend is only supported only via
284 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
285 * will be downgraded to the lower level.
286 */
287static int css_validate_power_state(unsigned int power_state,
288 psci_power_state_t *req_state)
289{
290 int rc;
291 rc = arm_validate_power_state(power_state, req_state);
292
293 /*
Nariman Poushin16b41092018-05-01 13:07:47 +0100294 * Ensure that we don't overrun the pwr_domain_state array in the case
295 * where the platform supported max power level is less than the system
296 * power level
297 */
298
299#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)
300
301 /*
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000302 * Ensure that the system power domain level is never suspended
303 * via PSCI CPU SUSPEND API. Currently system suspend is only
304 * supported via PSCI SYSTEM SUSPEND API.
305 */
Nariman Poushin16b41092018-05-01 13:07:47 +0100306
307 req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
308 ARM_LOCAL_STATE_RUN;
309#endif
310
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000311 return rc;
312}
313
314/*
315 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
316 * `css_validate_power_state`, we do not downgrade the system power
317 * domain level request in `power_state` as it will be used to query the
318 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
319 */
320static int css_translate_power_state_by_mpidr(u_register_t mpidr,
321 unsigned int power_state,
322 psci_power_state_t *output_state)
323{
324 return arm_validate_power_state(power_state, output_state);
325}
326
Pranav Madhue3173282022-07-27 12:49:24 +0530327/*
328 * Setup the SGI interrupt that will be used trigger the execution of power
329 * down sequence for all the secondary cores. This interrupt is setup to be
330 * handled in EL3 context at a priority defined by the platform.
331 */
332void css_setup_cpu_pwr_down_intr(void)
333{
334#if CSS_SYSTEM_GRACEFUL_RESET
335 plat_ic_set_interrupt_type(CSS_CPU_PWR_DOWN_REQ_INTR, INTR_TYPE_EL3);
336 plat_ic_set_interrupt_priority(CSS_CPU_PWR_DOWN_REQ_INTR,
337 PLAT_REBOOT_PRI);
338 plat_ic_enable_interrupt(CSS_CPU_PWR_DOWN_REQ_INTR);
339#endif
340}
341
Pranav Madhu9ad55b02022-07-27 13:12:27 +0530342/*
343 * For a graceful shutdown/reboot, each CPU in the system should do their power
344 * down sequence. On a PSCI shutdown/reboot request, only one CPU gets an
345 * opportunity to do the powerdown sequence. To achieve graceful reset, of all
346 * cores in the system, the CPU gets the opportunity raise warm reboot SGI to
347 * rest of the CPUs which are online. Add handler for the reboot SGI where the
348 * rest of the CPU execute the powerdown sequence.
349 */
350int css_reboot_interrupt_handler(uint32_t intr_raw, uint32_t flags,
351 void *handle, void *cookie)
352{
353 assert(intr_raw == CSS_CPU_PWR_DOWN_REQ_INTR);
354
355 /* Deactivate warm reboot SGI */
356 plat_ic_end_of_interrupt(CSS_CPU_PWR_DOWN_REQ_INTR);
357
358 /*
359 * Disable GIC CPU interface to prevent pending interrupt from waking
360 * up the AP from WFI.
361 */
362 plat_arm_gic_cpuif_disable();
363 plat_arm_gic_redistif_off();
364
365 psci_pwrdown_cpu(PLAT_MAX_PWR_LVL);
366
367 dmbsy();
368
369 wfi();
370 return 0;
371}
372
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100373/*******************************************************************************
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100374 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
375 * platform will take care of registering the handlers with PSCI.
Dan Handley9df48042015-03-19 18:58:55 +0000376 ******************************************************************************/
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100377plat_psci_ops_t plat_arm_psci_pm_ops = {
Soby Mathewfec4eb72015-07-01 16:16:20 +0100378 .pwr_domain_on = css_pwr_domain_on,
379 .pwr_domain_on_finish = css_pwr_domain_on_finish,
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500380 .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late,
Soby Mathewfec4eb72015-07-01 16:16:20 +0100381 .pwr_domain_off = css_pwr_domain_off,
382 .cpu_standby = css_cpu_standby,
383 .pwr_domain_suspend = css_pwr_domain_suspend,
384 .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish,
Dan Handley9df48042015-03-19 18:58:55 +0000385 .system_off = css_system_off,
386 .system_reset = css_system_reset,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000387 .validate_power_state = css_validate_power_state,
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100388 .validate_ns_entrypoint = arm_validate_psci_entrypoint,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000389 .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
390 .get_node_hw_state = css_node_hw_state,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100391 .get_sys_suspend_power_state = css_get_sys_suspend_power_state,
Roberto Vargas550eb082018-01-05 16:00:05 +0000392
393#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100394 .mem_protect_chk = arm_psci_mem_protect_chk,
395 .read_mem_protect = arm_psci_read_mem_protect,
396 .write_mem_protect = arm_nor_psci_write_mem_protect,
397#endif
Roberto Vargas3caafd72017-08-16 08:57:45 +0100398#if CSS_USE_SCMI_SDS_DRIVER
399 .system_reset2 = css_system_reset2,
400#endif
Dan Handley9df48042015-03-19 18:58:55 +0000401};