blob: e06a116e4aabb11be865ac72c75184f9d61b5735 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar84a775e2019-01-03 10:12:55 -08002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Varun Wadekarb316e242015-05-19 16:48:04 +05307#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <platform_def.h>
10
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/console.h>
16#include <lib/el3_runtime/context_mgmt.h>
17#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
20
Varun Wadekarb316e242015-05-19 16:48:04 +053021#include <memctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053022#include <pmc.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053023#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080024#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053025#include <tegra_private.h>
26
27extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053028extern uint64_t tegra_sec_entry_point;
Varun Wadekara2c6be62016-08-01 22:16:21 -070029extern uint64_t tegra_console_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053030
31/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080032 * tegra_fake_system_suspend acts as a boolean var controlling whether
33 * we are going to take fake system suspend code or normal system suspend code
34 * path. This variable is set inside the sip call handlers,when the kernel
35 * requests a SIP call to set the suspend debug flags.
36 */
37uint8_t tegra_fake_system_suspend;
38
39/*
Varun Wadekarb316e242015-05-19 16:48:04 +053040 * The following platform setup functions are weakly defined. They
41 * provide typical implementations that will be overridden by a SoC.
42 */
Varun Wadekar99782e82017-07-05 17:44:12 -070043#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
Varun Wadekarb3421ce2017-12-27 18:10:12 -080044#pragma weak tegra_soc_cpu_standby
Varun Wadekara78bb1b2015-08-07 10:03:00 +053045#pragma weak tegra_soc_pwr_domain_suspend
46#pragma weak tegra_soc_pwr_domain_on
47#pragma weak tegra_soc_pwr_domain_off
48#pragma weak tegra_soc_pwr_domain_on_finish
Varun Wadekard22429d2016-03-18 14:35:28 -070049#pragma weak tegra_soc_pwr_domain_power_down_wfi
Varun Wadekar8b82fae2015-11-09 17:39:28 -080050#pragma weak tegra_soc_prepare_system_reset
Varun Wadekare5caeed2016-01-07 14:04:21 -080051#pragma weak tegra_soc_prepare_system_off
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070052#pragma weak tegra_soc_get_target_pwr_state
Varun Wadekarb316e242015-05-19 16:48:04 +053053
Anthony Zhou85a8fa02017-03-22 14:42:42 +080054int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
Varun Wadekar99782e82017-07-05 17:44:12 -070055{
56 return PSCI_E_NOT_SUPPORTED;
57}
58
Varun Wadekarb3421ce2017-12-27 18:10:12 -080059int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
60{
61 (void)cpu_state;
62 return PSCI_E_SUCCESS;
63}
64
Anthony Zhou85a8fa02017-03-22 14:42:42 +080065int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053066{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080067 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053068 return PSCI_E_NOT_SUPPORTED;
69}
70
Anthony Zhou85a8fa02017-03-22 14:42:42 +080071int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053072{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080073 (void)mpidr;
Varun Wadekarb316e242015-05-19 16:48:04 +053074 return PSCI_E_SUCCESS;
75}
76
Anthony Zhou85a8fa02017-03-22 14:42:42 +080077int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053078{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080079 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053080 return PSCI_E_SUCCESS;
81}
82
Anthony Zhou85a8fa02017-03-22 14:42:42 +080083int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053084{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080085 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053086 return PSCI_E_SUCCESS;
87}
88
Anthony Zhou85a8fa02017-03-22 14:42:42 +080089int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
Varun Wadekard22429d2016-03-18 14:35:28 -070090{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080091 (void)target_state;
Varun Wadekard22429d2016-03-18 14:35:28 -070092 return PSCI_E_SUCCESS;
93}
94
Anthony Zhou85a8fa02017-03-22 14:42:42 +080095int32_t tegra_soc_prepare_system_reset(void)
Varun Wadekar8b82fae2015-11-09 17:39:28 -080096{
97 return PSCI_E_SUCCESS;
98}
99
Varun Wadekare5caeed2016-01-07 14:04:21 -0800100__dead2 void tegra_soc_prepare_system_off(void)
101{
102 ERROR("Tegra System Off: operation not handled.\n");
103 panic();
104}
105
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800106plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700107 const plat_local_state_t *states,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800108 uint32_t ncpu)
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700109{
Varun Wadekar14eaede2016-09-01 14:51:59 -0700110 plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800111 uint32_t num_cpu = ncpu;
112 const plat_local_state_t *local_state = states;
113
114 (void)lvl;
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700115
Anthony Zhou4408e882017-07-07 14:29:51 +0800116 assert(ncpu != 0U);
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700117
118 do {
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800119 temp = *local_state;
120 if ((temp < target)) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700121 target = temp;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800122 }
123 --num_cpu;
124 local_state++;
125 } while (num_cpu != 0U);
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700126
127 return target;
128}
129
Varun Wadekarb316e242015-05-19 16:48:04 +0530130/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530131 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
132 * call to get the `power_state` parameter. This allows the platform to encode
133 * the appropriate State-ID field within the `power_state` parameter which can
134 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
135******************************************************************************/
136void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530137{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700138 /* all affinities use system suspend state id */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800139 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700140 req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800141 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530142}
143
144/*******************************************************************************
145 * Handler called when an affinity instance is about to enter standby.
146 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530147void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530148{
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -0700149 u_register_t saved_scr_el3;
150
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800151 (void)cpu_state;
152
Varun Wadekarb3421ce2017-12-27 18:10:12 -0800153 /* Tegra SoC specific handler */
154 if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
155 ERROR("%s failed\n", __func__);
156
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -0700157 saved_scr_el3 = read_scr_el3();
158
159 /*
160 * As per ARM ARM D1.17.2, any physical IRQ interrupt received by the
161 * PE will be treated as a wake-up event, if SCR_EL3.IRQ is set to '1',
162 * irrespective of the value of the PSTATE.I bit value.
163 */
164 write_scr_el3(saved_scr_el3 | SCR_IRQ_BIT);
165
Varun Wadekarb316e242015-05-19 16:48:04 +0530166 /*
167 * Enter standby state
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -0700168 *
169 * dsb & isb is good practice before using wfi to enter low power states
Varun Wadekarb316e242015-05-19 16:48:04 +0530170 */
171 dsb();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -0700172 isb();
Varun Wadekarb316e242015-05-19 16:48:04 +0530173 wfi();
Vignesh Radhakrishnan16d82ae2018-04-20 14:31:41 -0700174
175 /*
176 * Restore saved scr_el3 that has IRQ bit cleared as we don't want EL3
177 * handling any further interrupts
178 */
179 write_scr_el3(saved_scr_el3);
Varun Wadekarb316e242015-05-19 16:48:04 +0530180}
181
182/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530183 * Handler called when an affinity instance is about to be turned on. The
184 * level and mpidr determine the affinity instance.
185 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800186int32_t tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530187{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530188 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530189}
190
191/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530192 * Handler called when a power domain is about to be turned off. The
193 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530194 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530195void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530196{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800197 (void)tegra_soc_pwr_domain_off(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530198}
199
200/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700201 * Handler called when a power domain is about to be suspended. The
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530202 * target_state encodes the power state that each level should transition to.
Varun Wadekar99782e82017-07-05 17:44:12 -0700203 * This handler is called with SMP and data cache enabled, when
204 * HW_ASSISTED_COHERENCY = 0
205 ******************************************************************************/
206void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
207{
208 tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
209}
210
211/*******************************************************************************
212 * Handler called when a power domain is about to be suspended. The
213 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530214 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530215void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530216{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800217 (void)tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530218
Varun Wadekara2c6be62016-08-01 22:16:21 -0700219 /* Disable console if we are entering deep sleep. */
220 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800221 PSTATE_ID_SOC_POWERDN) {
222 (void)console_uninit();
223 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700224
Varun Wadekarb316e242015-05-19 16:48:04 +0530225 /* disable GICC */
226 tegra_gic_cpuif_deactivate();
227}
228
229/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700230 * Handler called at the end of the power domain suspend sequence. The
231 * target_state encodes the power state that each level should transition to.
232 ******************************************************************************/
233__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
234 *target_state)
235{
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800236 uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
237 uint64_t rmr_el3 = 0;
238
Varun Wadekard22429d2016-03-18 14:35:28 -0700239 /* call the chip's power down handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800240 (void)tegra_soc_pwr_domain_power_down_wfi(target_state);
Varun Wadekard22429d2016-03-18 14:35:28 -0700241
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800242 /*
243 * If we are in fake system suspend mode, ensure we start doing
244 * procedures that help in looping back towards system suspend exit
245 * instead of calling WFI by requesting a warm reset.
246 * Else, just call WFI to enter low power state.
247 */
248 if ((tegra_fake_system_suspend != 0U) &&
249 (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {
250
251 /* warm reboot */
252 rmr_el3 = read_rmr_el3();
253 write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);
254
255 } else {
256 /* enter power down state */
257 wfi();
258 }
Varun Wadekard22429d2016-03-18 14:35:28 -0700259
260 /* we can never reach here */
Varun Wadekard22429d2016-03-18 14:35:28 -0700261 panic();
262}
263
264/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530265 * Handler called when a power domain has just been powered on after
266 * being turned off earlier. The target_state encodes the low power state that
267 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530268 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530269void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530270{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800271 const plat_params_from_bl2_t *plat_params;
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800272 uint32_t console_clock;
Varun Wadekarb316e242015-05-19 16:48:04 +0530273
274 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530275 * Initialize the GIC cpu and distributor interfaces
276 */
Varun Wadekar84a775e2019-01-03 10:12:55 -0800277 tegra_gic_init();
Varun Wadekarb316e242015-05-19 16:48:04 +0530278
279 /*
280 * Check if we are exiting from deep sleep.
281 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530282 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
283 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530284
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800285 /*
286 * Reference clock used by the FPGAs is a lot slower.
287 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800288 if (tegra_platform_is_fpga()) {
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800289 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
290 } else {
291 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
292 }
293
Varun Wadekara2c6be62016-08-01 22:16:21 -0700294 /* Initialize the runtime console */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800295 if (tegra_console_base != 0ULL) {
296 (void)console_init(tegra_console_base, console_clock,
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800297 TEGRA_CONSOLE_BAUDRATE);
Damon Duan777baa52016-11-07 19:37:50 +0800298 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700299
Varun Wadekarb316e242015-05-19 16:48:04 +0530300 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800301 * Restore Memory Controller settings as it loses state
302 * during system suspend.
Varun Wadekarb316e242015-05-19 16:48:04 +0530303 */
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800304 tegra_memctrl_restore_settings();
Varun Wadekarb316e242015-05-19 16:48:04 +0530305
306 /*
307 * Security configuration to allow DRAM/device access.
308 */
309 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530310 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800311 (uint32_t)plat_params->tzdram_size);
Varun Wadekard5f578a2016-06-01 19:34:37 -0700312
313 /*
314 * Set up the TZRAM memory aperture to allow only secure world
315 * access
316 */
317 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530318 }
319
320 /*
321 * Reset hardware settings.
322 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800323 (void)tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530324}
325
326/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530327 * Handler called when a power domain has just been powered on after
328 * having been suspended earlier. The target_state encodes the low power state
329 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530330 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530331void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530332{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530333 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530334}
335
336/*******************************************************************************
337 * Handler called when the system wants to be powered off
338 ******************************************************************************/
339__dead2 void tegra_system_off(void)
340{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800341 INFO("Powering down system...\n");
342
343 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530344}
345
346/*******************************************************************************
347 * Handler called when the system wants to be restarted.
348 ******************************************************************************/
349__dead2 void tegra_system_reset(void)
350{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800351 INFO("Restarting system...\n");
352
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800353 /* per-SoC system reset handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800354 (void)tegra_soc_prepare_system_reset();
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800355
Varun Wadekarb316e242015-05-19 16:48:04 +0530356 /*
357 * Program the PMC in order to restart the system.
358 */
359 tegra_pmc_system_reset();
360}
361
362/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530363 * Handler called to check the validity of the power state parameter.
364 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800365int32_t tegra_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530366 psci_power_state_t *req_state)
367{
Anthony Zhou4408e882017-07-07 14:29:51 +0800368 assert(req_state != NULL);
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530369
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530370 return tegra_soc_validate_power_state(power_state, req_state);
371}
372
373/*******************************************************************************
374 * Platform handler called to check the validity of the non secure entrypoint.
375 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800376int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530377{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800378 int32_t ret = PSCI_E_INVALID_ADDRESS;
379
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530380 /*
381 * Check if the non secure entrypoint lies within the non
382 * secure DRAM.
383 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800384 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
385 ret = PSCI_E_SUCCESS;
386 }
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530387
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800388 return ret;
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530389}
390
391/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530392 * Export the platform handlers to enable psci to invoke them
393 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530394static const plat_psci_ops_t tegra_plat_psci_ops = {
395 .cpu_standby = tegra_cpu_standby,
396 .pwr_domain_on = tegra_pwr_domain_on,
397 .pwr_domain_off = tegra_pwr_domain_off,
Varun Wadekar99782e82017-07-05 17:44:12 -0700398 .pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530399 .pwr_domain_suspend = tegra_pwr_domain_suspend,
400 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
401 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
Varun Wadekard22429d2016-03-18 14:35:28 -0700402 .pwr_domain_pwr_down_wfi = tegra_pwr_domain_power_down_wfi,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530403 .system_off = tegra_system_off,
404 .system_reset = tegra_system_reset,
405 .validate_power_state = tegra_validate_power_state,
406 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
407 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530408};
409
410/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530411 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530412 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530413int plat_setup_psci_ops(uintptr_t sec_entrypoint,
414 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530415{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530416 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
417
418 /*
419 * Flush entrypoint variable to PoC since it will be
420 * accessed after a reset with the caches turned off.
421 */
422 tegra_sec_entry_point = sec_entrypoint;
423 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
424
Varun Wadekarb316e242015-05-19 16:48:04 +0530425 /*
426 * Reset hardware settings.
427 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800428 (void)tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530429
430 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530431 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530432 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530433 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530434
435 return 0;
436}
Varun Wadekar24975392016-05-05 14:13:30 -0700437
438/*******************************************************************************
439 * Platform handler to calculate the proper target power level at the
440 * specified affinity level
441 ******************************************************************************/
442plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
443 const plat_local_state_t *states,
444 unsigned int ncpu)
445{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700446 return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
Varun Wadekar24975392016-05-05 14:13:30 -0700447}