blob: ff1bd50d90ad0c3c45f61fd86079e282af1257ed [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Anthony Zhou59fd6152017-03-13 15:34:08 +08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef TEGRA_PRIVATE_H
8#define TEGRA_PRIVATE_H
Varun Wadekarb316e242015-05-19 16:48:04 +05309
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <platform_def.h>
11
Varun Wadekara78bb1b2015-08-07 10:03:00 +053012#include <arch.h>
Varun Wadekar9f4a7d32018-10-19 11:42:28 -070013#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <lib/psci/psci.h>
15#include <lib/xlat_tables/xlat_tables_v2.h>
16
Varun Wadekar9f4a7d32018-10-19 11:42:28 -070017#include <tegra_gic.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053018
Varun Wadekar7a269e22015-06-10 14:04:32 +053019/*******************************************************************************
20 * Tegra DRAM memory base address
21 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070022#define TEGRA_DRAM_BASE ULL(0x80000000)
23#define TEGRA_DRAM_END ULL(0x27FFFFFFF)
Varun Wadekar7a269e22015-06-10 14:04:32 +053024
Varun Wadekarb7b45752015-12-28 14:55:41 -080025/*******************************************************************************
26 * Struct for parameters received from BL2
27 ******************************************************************************/
Varun Wadekarb316e242015-05-19 16:48:04 +053028typedef struct plat_params_from_bl2 {
Varun Wadekar6bb62462015-10-06 12:49:31 +053029 /* TZ memory size */
Varun Wadekarb316e242015-05-19 16:48:04 +053030 uint64_t tzdram_size;
Varun Wadekar6bb62462015-10-06 12:49:31 +053031 /* TZ memory base */
32 uint64_t tzdram_base;
Varun Wadekard2014c62015-10-29 10:37:28 +053033 /* UART port ID */
Varun Wadekarfda095f2019-01-02 10:48:18 -080034 int32_t uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080035 /* L2 ECC parity protection disable flag */
Varun Wadekarfda095f2019-01-02 10:48:18 -080036 int32_t l2_ecc_parity_prot_dis;
Varun Wadekarb316e242015-05-19 16:48:04 +053037} plat_params_from_bl2_t;
38
Varun Wadekardc799302015-12-28 16:36:42 -080039/*******************************************************************************
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080040 * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs
41 ******************************************************************************/
42DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1)
43
44/*******************************************************************************
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010045 * Struct describing parameters passed to bl31
46 ******************************************************************************/
47struct tegra_bl31_params {
48 param_header_t h;
49 image_info_t *bl31_image_info;
50 entry_point_info_t *bl32_ep_info;
51 image_info_t *bl32_image_info;
52 entry_point_info_t *bl33_ep_info;
53 image_info_t *bl33_image_info;
54};
55
Varun Wadekar254441d2015-07-23 10:07:54 +053056/* Declarations for plat_psci_handlers.c */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080057int32_t tegra_soc_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +053058 psci_power_state_t *req_state);
Varun Wadekar254441d2015-07-23 10:07:54 +053059
Varun Wadekarb316e242015-05-19 16:48:04 +053060/* Declarations for plat_setup.c */
61const mmap_region_t *plat_get_mmio_map(void);
Anthony Zhou25d127f2017-03-21 15:58:50 +080062uint32_t plat_get_console_from_id(int32_t id);
Varun Wadekarb7b45752015-12-28 14:55:41 -080063void plat_gic_setup(void);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010064struct tegra_bl31_params *plat_get_bl31_params(void);
Varun Wadekard22d4ad2016-05-23 11:41:07 -070065plat_params_from_bl2_t *plat_get_bl31_plat_params(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053066
67/* Declarations for plat_secondary.c */
68void plat_secondary_setup(void);
Anthony Zhoufaad3462017-03-21 15:50:09 +080069int32_t plat_lock_cpu_vectors(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053070
Varun Wadekardc799302015-12-28 16:36:42 -080071/* Declarations for tegra_fiq_glue.c */
72void tegra_fiq_handler_setup(void);
73int tegra_fiq_get_intr_context(void);
74void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint);
75
Varun Wadekarb316e242015-05-19 16:48:04 +053076/* Declarations for tegra_security.c */
77void tegra_security_setup(void);
78void tegra_security_setup_videomem(uintptr_t base, uint64_t size);
79
80/* Declarations for tegra_pm.c */
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080081extern uint8_t tegra_fake_system_suspend;
82
Varun Wadekarb316e242015-05-19 16:48:04 +053083void tegra_pm_system_suspend_entry(void);
84void tegra_pm_system_suspend_exit(void);
Anthony Zhou85a8fa02017-03-22 14:42:42 +080085int32_t tegra_system_suspended(void);
86int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state);
87int32_t tegra_soc_pwr_domain_on(u_register_t mpidr);
88int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state);
89int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state);
90int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
91int32_t tegra_soc_prepare_system_reset(void);
92__dead2 void tegra_soc_prepare_system_off(void);
93plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
94 const plat_local_state_t *states,
95 uint32_t ncpu);
96void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state);
97void tegra_cpu_standby(plat_local_state_t cpu_state);
98int32_t tegra_pwr_domain_on(u_register_t mpidr);
99void tegra_pwr_domain_off(const psci_power_state_t *target_state);
100void tegra_pwr_domain_suspend(const psci_power_state_t *target_state);
101void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
102void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state);
103void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state);
104__dead2 void tegra_system_off(void);
105__dead2 void tegra_system_reset(void);
106int32_t tegra_validate_power_state(uint32_t power_state,
107 psci_power_state_t *req_state);
108int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint);
Varun Wadekarb316e242015-05-19 16:48:04 +0530109
110/* Declarations for tegraXXX_pm.c */
111int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl);
112int tegra_prepare_cpu_on_finish(unsigned long mpidr);
113
114/* Declarations for tegra_bl31_setup.c */
115plat_params_from_bl2_t *bl31_get_plat_params(void);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800116int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes);
Varun Wadekar3f0a8ad2016-03-28 15:56:47 -0700117void plat_early_platform_setup(void);
Varun Wadekarb316e242015-05-19 16:48:04 +0530118
Varun Wadekarbc74fec2015-07-16 15:47:03 +0530119/* Declarations for tegra_delay_timer.c */
120void tegra_delay_timer_init(void);
121
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700122void tegra_secure_entrypoint(void);
123void tegra186_cpu_reset_handler(void);
124
Anthony Zhoue5bd3452017-03-01 12:47:37 +0800125/* Declarations for tegra_sip_calls.c */
126uintptr_t tegra_sip_handler(uint32_t smc_fid,
127 u_register_t x1,
128 u_register_t x2,
129 u_register_t x3,
130 u_register_t x4,
131 void *cookie,
132 void *handle,
133 u_register_t flags);
134int plat_sip_handler(uint32_t smc_fid,
135 uint64_t x1,
136 uint64_t x2,
137 uint64_t x3,
138 uint64_t x4,
139 const void *cookie,
140 void *handle,
141 uint64_t flags);
142
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000143#endif /* TEGRA_PRIVATE_H */