blob: d2c2b417358d26450bcf985ae3cadf810c613d2e [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Masahiro Yamada43d20b32018-02-01 16:46:18 +09002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handleyed6ff952014-05-14 17:44:19 +01009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
12#include <arch_helpers.h>
13#include <bl1/bl1.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <drivers/auth/auth_mod.h>
17#include <drivers/console.h>
18#include <lib/cpus/errata_report.h>
19#include <lib/utils.h>
20#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000021#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <tools_share/uuid.h>
23
Isla Mitchell99305012017-07-11 14:54:08 +010024#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010026/* BL1 Service UUID */
Roberto Vargaseace8f12018-04-26 13:36:53 +010027DEFINE_SVC_UUID2(bl1_svc_uid,
28 0xd46739fd, 0xcb72, 0x9a4d, 0xb5, 0x75,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +010029 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
30
Yatharth Kochara65be2f2015-10-09 18:06:13 +010031static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010032
Sandrine Bailleux467d0572014-06-24 14:02:34 +010033/*******************************************************************************
Soby Mathew6e16a332018-01-10 12:51:34 +000034 * Helper utility to calculate the BL2 memory layout taking into consideration
35 * the BL1 RW data assuming that it is at the top of the memory layout.
Sandrine Bailleux467d0572014-06-24 14:02:34 +010036 ******************************************************************************/
Soby Mathew6e16a332018-01-10 12:51:34 +000037void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
38 meminfo_t *bl2_mem_layout)
Sandrine Bailleux467d0572014-06-24 14:02:34 +010039{
Sandrine Bailleux467d0572014-06-24 14:02:34 +010040 assert(bl1_mem_layout != NULL);
41 assert(bl2_mem_layout != NULL);
42
Yatharth Kochar51f76f62016-09-12 16:10:33 +010043 /*
44 * Remove BL1 RW data from the scope of memory visible to BL2.
45 * This is assuming BL1 RW data is at the top of bl1_mem_layout.
46 */
47 assert(BL1_RW_BASE > bl1_mem_layout->total_base);
48 bl2_mem_layout->total_base = bl1_mem_layout->total_base;
49 bl2_mem_layout->total_size = BL1_RW_BASE - bl1_mem_layout->total_base;
Sandrine Bailleux467d0572014-06-24 14:02:34 +010050
51 flush_dcache_range((unsigned long)bl2_mem_layout, sizeof(meminfo_t));
52}
Soby Mathew6e16a332018-01-10 12:51:34 +000053
Sandrine Bailleux467d0572014-06-24 14:02:34 +010054/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010055 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010056 * It also queries the platform to load and run next BL image. Only called
57 * by the primary cpu after a cold boot.
58 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010059void bl1_main(void)
60{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010061 unsigned int image_id;
62
Dan Handley91b624e2014-07-29 17:14:00 +010063 /* Announce our arrival */
64 NOTICE(FIRMWARE_WELCOME_STR);
65 NOTICE("BL1: %s\n", version_string);
66 NOTICE("BL1: %s\n", build_message);
67
Yatharth Kochar5d361212016-06-28 17:07:09 +010068 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE,
69 (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +010070
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000071 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010072
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000073#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +010074 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010075 /*
76 * Ensure that MMU/Caches and coherency are turned on
77 */
Yatharth Kochar5d361212016-06-28 17:07:09 +010078#ifdef AARCH32
79 val = read_sctlr();
80#else
Dan Handley0cdebbd2015-03-30 17:15:16 +010081 val = read_sctlr_el3();
Yatharth Kochar5d361212016-06-28 17:07:09 +010082#endif
Andrew Thoelke5e287b52015-06-11 14:12:14 +010083 assert(val & SCTLR_M_BIT);
84 assert(val & SCTLR_C_BIT);
85 assert(val & SCTLR_I_BIT);
Dan Handley0cdebbd2015-03-30 17:15:16 +010086 /*
87 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
88 * provided platform value
89 */
90 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
91 /*
92 * If CWG is zero, then no CWG information is available but we can
93 * at least check the platform value is less than the architectural
94 * maximum.
95 */
96 if (val != 0)
97 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
98 else
99 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000100#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100101
102 /* Perform remaining generic architectural setup from EL3 */
103 bl1_arch_setup();
104
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100105#if TRUSTED_BOARD_BOOT
106 /* Initialize authentication module */
107 auth_mod_init();
108#endif /* TRUSTED_BOARD_BOOT */
109
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110 /* Perform platform setup in BL1. */
111 bl1_platform_setup();
112
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100113 /* Get the image id of next image to load and run. */
114 image_id = bl1_plat_get_next_image_id();
115
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100116 /*
117 * We currently interpret any image id other than
118 * BL2_IMAGE_ID as the start of firmware update.
119 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100120 if (image_id == BL2_IMAGE_ID)
121 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100122 else
123 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100124
125 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000126
127 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100128}
129
130/*******************************************************************************
131 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
132 * Called by the primary cpu after a cold boot.
133 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
134 * loader etc.
135 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000136static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100137{
138 image_desc_t *image_desc;
139 image_info_t *image_info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100140 int err;
141
142 /* Get the image descriptor */
143 image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
144 assert(image_desc);
145
146 /* Get the image info */
147 image_info = &image_desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100148 INFO("BL1: Loading BL2\n");
149
Soby Mathew2f38ce32018-02-08 17:45:12 +0000150 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900151 if (err) {
152 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
153 plat_error_handler(err);
154 }
155
Yatharth Kochar51f76f62016-09-12 16:10:33 +0100156 err = load_auth_image(BL2_IMAGE_ID, image_info);
Vikram Kanigirida567432014-04-15 18:08:08 +0100157 if (err) {
Dan Handley91b624e2014-07-29 17:14:00 +0100158 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100159 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100160 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000161
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900162 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000163 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900164 if (err) {
165 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
166 plat_error_handler(err);
167 }
168
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100169 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170}
171
172/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100173 * Function called just before handing over to the next BL to inform the user
174 * about the boot progress. In debug mode, also print details about the BL
175 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100176 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100177void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178{
Yatharth Kochar5d361212016-06-28 17:07:09 +0100179#ifdef AARCH32
180 NOTICE("BL1: Booting BL32\n");
181#else
Juan Castillo7d199412015-12-14 09:35:25 +0000182 NOTICE("BL1: Booting BL31\n");
Yatharth Kochar5d361212016-06-28 17:07:09 +0100183#endif /* AARCH32 */
184 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000186
187#if SPIN_ON_BL1_EXIT
188void print_debug_loop_message(void)
189{
190 NOTICE("BL1: Debug loop, spinning forever\n");
191 NOTICE("BL1: Please connect the debugger to continue\n");
192}
193#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100194
195/*******************************************************************************
196 * Top level handler for servicing BL1 SMCs.
197 ******************************************************************************/
198register_t bl1_smc_handler(unsigned int smc_fid,
199 register_t x1,
200 register_t x2,
201 register_t x3,
202 register_t x4,
203 void *cookie,
204 void *handle,
205 unsigned int flags)
206{
207
208#if TRUSTED_BOARD_BOOT
209 /*
210 * Dispatch FWU calls to FWU SMC handler and return its return
211 * value
212 */
213 if (is_fwu_fid(smc_fid)) {
214 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
215 handle, flags);
216 }
217#endif
218
219 switch (smc_fid) {
220 case BL1_SMC_CALL_COUNT:
221 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
222
223 case BL1_SMC_UID:
224 SMC_UUID_RET(handle, bl1_svc_uid);
225
226 case BL1_SMC_VERSION:
227 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
228
229 default:
230 break;
231 }
232
233 WARN("Unimplemented BL1 SMC Call: 0x%x \n", smc_fid);
234 SMC_RET1(handle, SMC_UNK);
235}
dp-armcdd03cb2017-02-15 11:07:55 +0000236
237/*******************************************************************************
238 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
239 * compliance when invoking bl1_smc_handler.
240 ******************************************************************************/
241register_t bl1_smc_wrapper(uint32_t smc_fid,
242 void *cookie,
243 void *handle,
244 unsigned int flags)
245{
246 register_t x1, x2, x3, x4;
247
248 assert(handle);
249
250 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
251 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
252}