blob: 6b32478bd7db61cb9e96222bd8b37bf7dd3d5043 [file] [log] [blame]
developerb11a5392022-03-31 00:34:47 +08001// SPDX-License-Identifier: ISC
2/* Copyright (C) 2020 MediaTek Inc. */
3
4#include <linux/etherdevice.h>
5#include <linux/timekeeping.h>
6#include "mt7915.h"
7#include "../dma.h"
8#include "mac.h"
9#include "mcu.h"
10
11#define to_rssi(field, rxv) ((FIELD_GET(field, rxv) - 220) / 2)
12
13#define HE_BITS(f) cpu_to_le16(IEEE80211_RADIOTAP_HE_##f)
14#define HE_PREP(f, m, v) le16_encode_bits(le32_get_bits(v, MT_CRXV_HE_##m),\
15 IEEE80211_RADIOTAP_HE_##f)
16
17static const struct mt7915_dfs_radar_spec etsi_radar_specs = {
18 .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
19 .radar_pattern = {
20 [5] = { 1, 0, 6, 32, 28, 0, 990, 5010, 17, 1, 1 },
21 [6] = { 1, 0, 9, 32, 28, 0, 615, 5010, 27, 1, 1 },
22 [7] = { 1, 0, 15, 32, 28, 0, 240, 445, 27, 1, 1 },
23 [8] = { 1, 0, 12, 32, 28, 0, 240, 510, 42, 1, 1 },
24 [9] = { 1, 1, 0, 0, 0, 0, 2490, 3343, 14, 0, 0, 12, 32, 28, { }, 126 },
25 [10] = { 1, 1, 0, 0, 0, 0, 2490, 3343, 14, 0, 0, 15, 32, 24, { }, 126 },
26 [11] = { 1, 1, 0, 0, 0, 0, 823, 2510, 14, 0, 0, 18, 32, 28, { }, 54 },
27 [12] = { 1, 1, 0, 0, 0, 0, 823, 2510, 14, 0, 0, 27, 32, 24, { }, 54 },
28 },
29};
30
31static const struct mt7915_dfs_radar_spec fcc_radar_specs = {
32 .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
33 .radar_pattern = {
34 [0] = { 1, 0, 8, 32, 28, 0, 508, 3076, 13, 1, 1 },
35 [1] = { 1, 0, 12, 32, 28, 0, 140, 240, 17, 1, 1 },
36 [2] = { 1, 0, 8, 32, 28, 0, 190, 510, 22, 1, 1 },
37 [3] = { 1, 0, 6, 32, 28, 0, 190, 510, 32, 1, 1 },
38 [4] = { 1, 0, 9, 255, 28, 0, 323, 343, 13, 1, 32 },
39 },
40};
41
42static const struct mt7915_dfs_radar_spec jp_radar_specs = {
43 .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
44 .radar_pattern = {
45 [0] = { 1, 0, 8, 32, 28, 0, 508, 3076, 13, 1, 1 },
46 [1] = { 1, 0, 12, 32, 28, 0, 140, 240, 17, 1, 1 },
47 [2] = { 1, 0, 8, 32, 28, 0, 190, 510, 22, 1, 1 },
48 [3] = { 1, 0, 6, 32, 28, 0, 190, 510, 32, 1, 1 },
49 [4] = { 1, 0, 9, 255, 28, 0, 323, 343, 13, 1, 32 },
50 [13] = { 1, 0, 7, 32, 28, 0, 3836, 3856, 14, 1, 1 },
51 [14] = { 1, 0, 6, 32, 28, 0, 615, 5010, 110, 1, 1 },
52 [15] = { 1, 1, 0, 0, 0, 0, 15, 5010, 110, 0, 0, 12, 32, 28 },
53 },
54};
55
56static struct mt76_wcid *mt7915_rx_get_wcid(struct mt7915_dev *dev,
57 u16 idx, bool unicast)
58{
59 struct mt7915_sta *sta;
60 struct mt76_wcid *wcid;
61
62 if (idx >= ARRAY_SIZE(dev->mt76.wcid))
63 return NULL;
64
65 wcid = rcu_dereference(dev->mt76.wcid[idx]);
66 if (unicast || !wcid)
67 return wcid;
68
69 if (!wcid->sta)
70 return NULL;
71
72 sta = container_of(wcid, struct mt7915_sta, wcid);
73 if (!sta->vif)
74 return NULL;
75
76 return &sta->vif->sta.wcid;
77}
78
79void mt7915_sta_ps(struct mt76_dev *mdev, struct ieee80211_sta *sta, bool ps)
80{
81}
82
83bool mt7915_mac_wtbl_update(struct mt7915_dev *dev, int idx, u32 mask)
84{
85 mt76_rmw(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_WLAN_IDX,
86 FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, idx) | mask);
87
88 return mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY,
89 0, 5000);
90}
91
92u32 mt7915_mac_wtbl_lmac_addr(struct mt7915_dev *dev, u16 wcid, u8 dw)
93{
94 mt76_wr(dev, MT_WTBLON_TOP_WDUCR,
95 FIELD_PREP(MT_WTBLON_TOP_WDUCR_GROUP, (wcid >> 7)));
96
97 return MT_WTBL_LMAC_OFFS(wcid, dw);
98}
99
100static void mt7915_mac_sta_poll(struct mt7915_dev *dev)
101{
102 static const u8 ac_to_tid[] = {
103 [IEEE80211_AC_BE] = 0,
104 [IEEE80211_AC_BK] = 1,
105 [IEEE80211_AC_VI] = 4,
106 [IEEE80211_AC_VO] = 6
107 };
108 struct ieee80211_sta *sta;
109 struct mt7915_sta *msta;
110 struct rate_info *rate;
111 u32 tx_time[IEEE80211_NUM_ACS], rx_time[IEEE80211_NUM_ACS];
112 LIST_HEAD(sta_poll_list);
113 int i;
114
115 spin_lock_bh(&dev->sta_poll_lock);
116 list_splice_init(&dev->sta_poll_list, &sta_poll_list);
117 spin_unlock_bh(&dev->sta_poll_lock);
118
119 rcu_read_lock();
120
121 while (true) {
122 bool clear = false;
123 u32 addr, val;
124 u16 idx;
125 u8 bw;
126
127 spin_lock_bh(&dev->sta_poll_lock);
128 if (list_empty(&sta_poll_list)) {
129 spin_unlock_bh(&dev->sta_poll_lock);
130 break;
131 }
132 msta = list_first_entry(&sta_poll_list,
133 struct mt7915_sta, poll_list);
134 list_del_init(&msta->poll_list);
135 spin_unlock_bh(&dev->sta_poll_lock);
136
137 idx = msta->wcid.idx;
138 addr = mt7915_mac_wtbl_lmac_addr(dev, idx, 20);
139
140 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
141 u32 tx_last = msta->airtime_ac[i];
142 u32 rx_last = msta->airtime_ac[i + 4];
143
144 msta->airtime_ac[i] = mt76_rr(dev, addr);
145 msta->airtime_ac[i + 4] = mt76_rr(dev, addr + 4);
146
147 tx_time[i] = msta->airtime_ac[i] - tx_last;
148 rx_time[i] = msta->airtime_ac[i + 4] - rx_last;
149
150 if ((tx_last | rx_last) & BIT(30))
151 clear = true;
152
153 addr += 8;
154 }
155
156 if (clear) {
157 mt7915_mac_wtbl_update(dev, idx,
158 MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
159 memset(msta->airtime_ac, 0, sizeof(msta->airtime_ac));
160 }
161
162 if (!msta->wcid.sta)
163 continue;
164
165 sta = container_of((void *)msta, struct ieee80211_sta,
166 drv_priv);
167 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
168 u8 q = mt76_connac_lmac_mapping(i);
169 u32 tx_cur = tx_time[q];
170 u32 rx_cur = rx_time[q];
171 u8 tid = ac_to_tid[i];
172
173 if (!tx_cur && !rx_cur)
174 continue;
175
176 ieee80211_sta_register_airtime(sta, tid, tx_cur,
177 rx_cur);
178 }
179
180 /*
181 * We don't support reading GI info from txs packets.
182 * For accurate tx status reporting and AQL improvement,
183 * we need to make sure that flags match so polling GI
184 * from per-sta counters directly.
185 */
186 rate = &msta->wcid.rate;
187 addr = mt7915_mac_wtbl_lmac_addr(dev, idx, 7);
188 val = mt76_rr(dev, addr);
189
190 switch (rate->bw) {
191 case RATE_INFO_BW_160:
192 bw = IEEE80211_STA_RX_BW_160;
193 break;
194 case RATE_INFO_BW_80:
195 bw = IEEE80211_STA_RX_BW_80;
196 break;
197 case RATE_INFO_BW_40:
198 bw = IEEE80211_STA_RX_BW_40;
199 break;
200 default:
201 bw = IEEE80211_STA_RX_BW_20;
202 break;
203 }
204
205 if (rate->flags & RATE_INFO_FLAGS_HE_MCS) {
206 u8 offs = 24 + 2 * bw;
207
208 rate->he_gi = (val & (0x3 << offs)) >> offs;
209 } else if (rate->flags &
210 (RATE_INFO_FLAGS_VHT_MCS | RATE_INFO_FLAGS_MCS)) {
211 if (val & BIT(12 + bw))
212 rate->flags |= RATE_INFO_FLAGS_SHORT_GI;
213 else
214 rate->flags &= ~RATE_INFO_FLAGS_SHORT_GI;
215 }
216 }
217
218 rcu_read_unlock();
219}
220
221static void
222mt7915_mac_decode_he_radiotap_ru(struct mt76_rx_status *status,
223 struct ieee80211_radiotap_he *he,
224 __le32 *rxv)
225{
226 u32 ru_h, ru_l;
227 u8 ru, offs = 0;
228
229 ru_l = le32_get_bits(rxv[0], MT_PRXV_HE_RU_ALLOC_L);
230 ru_h = le32_get_bits(rxv[1], MT_PRXV_HE_RU_ALLOC_H);
231 ru = (u8)(ru_l | ru_h << 4);
232
233 status->bw = RATE_INFO_BW_HE_RU;
234
235 switch (ru) {
236 case 0 ... 36:
237 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_26;
238 offs = ru;
239 break;
240 case 37 ... 52:
241 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_52;
242 offs = ru - 37;
243 break;
244 case 53 ... 60:
245 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_106;
246 offs = ru - 53;
247 break;
248 case 61 ... 64:
249 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_242;
250 offs = ru - 61;
251 break;
252 case 65 ... 66:
253 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_484;
254 offs = ru - 65;
255 break;
256 case 67:
257 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_996;
258 break;
259 case 68:
260 status->he_ru = NL80211_RATE_INFO_HE_RU_ALLOC_2x996;
261 break;
262 }
263
264 he->data1 |= HE_BITS(DATA1_BW_RU_ALLOC_KNOWN);
265 he->data2 |= HE_BITS(DATA2_RU_OFFSET_KNOWN) |
266 le16_encode_bits(offs,
267 IEEE80211_RADIOTAP_HE_DATA2_RU_OFFSET);
268}
269
270static void
271mt7915_mac_decode_he_mu_radiotap(struct sk_buff *skb, __le32 *rxv)
272{
273 struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
274 static const struct ieee80211_radiotap_he_mu mu_known = {
275 .flags1 = HE_BITS(MU_FLAGS1_SIG_B_MCS_KNOWN) |
276 HE_BITS(MU_FLAGS1_SIG_B_DCM_KNOWN) |
277 HE_BITS(MU_FLAGS1_CH1_RU_KNOWN) |
278 HE_BITS(MU_FLAGS1_SIG_B_SYMS_USERS_KNOWN),
279 .flags2 = HE_BITS(MU_FLAGS2_BW_FROM_SIG_A_BW_KNOWN),
280 };
281 struct ieee80211_radiotap_he_mu *he_mu = NULL;
282
283 status->flag |= RX_FLAG_RADIOTAP_HE_MU;
284
285 he_mu = skb_push(skb, sizeof(mu_known));
286 memcpy(he_mu, &mu_known, sizeof(mu_known));
287
288#define MU_PREP(f, v) le16_encode_bits(v, IEEE80211_RADIOTAP_HE_MU_##f)
289
290 he_mu->flags1 |= MU_PREP(FLAGS1_SIG_B_MCS, status->rate_idx);
291 if (status->he_dcm)
292 he_mu->flags1 |= MU_PREP(FLAGS1_SIG_B_DCM, status->he_dcm);
293
294 he_mu->flags2 |= MU_PREP(FLAGS2_BW_FROM_SIG_A_BW, status->bw) |
295 MU_PREP(FLAGS2_SIG_B_SYMS_USERS,
296 le32_get_bits(rxv[2], MT_CRXV_HE_NUM_USER));
297
298 he_mu->ru_ch1[0] = le32_get_bits(rxv[3], MT_CRXV_HE_RU0);
299
300 if (status->bw >= RATE_INFO_BW_40) {
301 he_mu->flags1 |= HE_BITS(MU_FLAGS1_CH2_RU_KNOWN);
302 he_mu->ru_ch2[0] = le32_get_bits(rxv[3], MT_CRXV_HE_RU1);
303 }
304
305 if (status->bw >= RATE_INFO_BW_80) {
306 he_mu->ru_ch1[1] = le32_get_bits(rxv[3], MT_CRXV_HE_RU2);
307 he_mu->ru_ch2[1] = le32_get_bits(rxv[3], MT_CRXV_HE_RU3);
308 }
309}
310
311static void
developer66cd2092022-05-10 15:43:01 +0800312mt7915_mac_decode_he_radiotap(struct sk_buff *skb, __le32 *rxv, u8 mode)
developerb11a5392022-03-31 00:34:47 +0800313{
314 struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
315 static const struct ieee80211_radiotap_he known = {
316 .data1 = HE_BITS(DATA1_DATA_MCS_KNOWN) |
317 HE_BITS(DATA1_DATA_DCM_KNOWN) |
318 HE_BITS(DATA1_STBC_KNOWN) |
319 HE_BITS(DATA1_CODING_KNOWN) |
320 HE_BITS(DATA1_LDPC_XSYMSEG_KNOWN) |
321 HE_BITS(DATA1_DOPPLER_KNOWN) |
322 HE_BITS(DATA1_SPTL_REUSE_KNOWN) |
323 HE_BITS(DATA1_BSS_COLOR_KNOWN),
324 .data2 = HE_BITS(DATA2_GI_KNOWN) |
325 HE_BITS(DATA2_TXBF_KNOWN) |
326 HE_BITS(DATA2_PE_DISAMBIG_KNOWN) |
327 HE_BITS(DATA2_TXOP_KNOWN),
328 };
329 struct ieee80211_radiotap_he *he = NULL;
330 u32 ltf_size = le32_get_bits(rxv[2], MT_CRXV_HE_LTF_SIZE) + 1;
331
332 status->flag |= RX_FLAG_RADIOTAP_HE;
333
334 he = skb_push(skb, sizeof(known));
335 memcpy(he, &known, sizeof(known));
336
337 he->data3 = HE_PREP(DATA3_BSS_COLOR, BSS_COLOR, rxv[14]) |
338 HE_PREP(DATA3_LDPC_XSYMSEG, LDPC_EXT_SYM, rxv[2]);
339 he->data4 = HE_PREP(DATA4_SU_MU_SPTL_REUSE, SR_MASK, rxv[11]);
340 he->data5 = HE_PREP(DATA5_PE_DISAMBIG, PE_DISAMBIG, rxv[2]) |
341 le16_encode_bits(ltf_size,
342 IEEE80211_RADIOTAP_HE_DATA5_LTF_SIZE);
343 if (le32_to_cpu(rxv[0]) & MT_PRXV_TXBF)
344 he->data5 |= HE_BITS(DATA5_TXBF);
345 he->data6 = HE_PREP(DATA6_TXOP, TXOP_DUR, rxv[14]) |
346 HE_PREP(DATA6_DOPPLER, DOPPLER, rxv[14]);
347
348 switch (mode) {
349 case MT_PHY_TYPE_HE_SU:
350 he->data1 |= HE_BITS(DATA1_FORMAT_SU) |
351 HE_BITS(DATA1_UL_DL_KNOWN) |
352 HE_BITS(DATA1_BEAM_CHANGE_KNOWN) |
353 HE_BITS(DATA1_BW_RU_ALLOC_KNOWN);
354
355 he->data3 |= HE_PREP(DATA3_BEAM_CHANGE, BEAM_CHNG, rxv[14]) |
356 HE_PREP(DATA3_UL_DL, UPLINK, rxv[2]);
357 break;
358 case MT_PHY_TYPE_HE_EXT_SU:
359 he->data1 |= HE_BITS(DATA1_FORMAT_EXT_SU) |
360 HE_BITS(DATA1_UL_DL_KNOWN) |
361 HE_BITS(DATA1_BW_RU_ALLOC_KNOWN);
362
363 he->data3 |= HE_PREP(DATA3_UL_DL, UPLINK, rxv[2]);
364 break;
365 case MT_PHY_TYPE_HE_MU:
366 he->data1 |= HE_BITS(DATA1_FORMAT_MU) |
367 HE_BITS(DATA1_UL_DL_KNOWN);
368
369 he->data3 |= HE_PREP(DATA3_UL_DL, UPLINK, rxv[2]);
370 he->data4 |= HE_PREP(DATA4_MU_STA_ID, MU_AID, rxv[7]);
371
372 mt7915_mac_decode_he_radiotap_ru(status, he, rxv);
373 mt7915_mac_decode_he_mu_radiotap(skb, rxv);
374 break;
375 case MT_PHY_TYPE_HE_TB:
376 he->data1 |= HE_BITS(DATA1_FORMAT_TRIG) |
377 HE_BITS(DATA1_SPTL_REUSE2_KNOWN) |
378 HE_BITS(DATA1_SPTL_REUSE3_KNOWN) |
379 HE_BITS(DATA1_SPTL_REUSE4_KNOWN);
380
381 he->data4 |= HE_PREP(DATA4_TB_SPTL_REUSE1, SR_MASK, rxv[11]) |
382 HE_PREP(DATA4_TB_SPTL_REUSE2, SR1_MASK, rxv[11]) |
383 HE_PREP(DATA4_TB_SPTL_REUSE3, SR2_MASK, rxv[11]) |
384 HE_PREP(DATA4_TB_SPTL_REUSE4, SR3_MASK, rxv[11]);
385
386 mt7915_mac_decode_he_radiotap_ru(status, he, rxv);
387 break;
388 default:
389 break;
390 }
391}
392
393/* The HW does not translate the mac header to 802.3 for mesh point */
394static int mt7915_reverse_frag0_hdr_trans(struct sk_buff *skb, u16 hdr_gap)
395{
396 struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
397 struct ethhdr *eth_hdr = (struct ethhdr *)(skb->data + hdr_gap);
398 struct mt7915_sta *msta = (struct mt7915_sta *)status->wcid;
399 __le32 *rxd = (__le32 *)skb->data;
400 struct ieee80211_sta *sta;
401 struct ieee80211_vif *vif;
402 struct ieee80211_hdr hdr;
403 u16 frame_control;
404
405 if (le32_get_bits(rxd[3], MT_RXD3_NORMAL_ADDR_TYPE) !=
406 MT_RXD3_NORMAL_U2M)
407 return -EINVAL;
408
409 if (!(le32_to_cpu(rxd[1]) & MT_RXD1_NORMAL_GROUP_4))
410 return -EINVAL;
411
412 if (!msta || !msta->vif)
413 return -EINVAL;
414
415 sta = container_of((void *)msta, struct ieee80211_sta, drv_priv);
416 vif = container_of((void *)msta->vif, struct ieee80211_vif, drv_priv);
417
418 /* store the info from RXD and ethhdr to avoid being overridden */
419 frame_control = le32_get_bits(rxd[6], MT_RXD6_FRAME_CONTROL);
420 hdr.frame_control = cpu_to_le16(frame_control);
421 hdr.seq_ctrl = cpu_to_le16(le32_get_bits(rxd[8], MT_RXD8_SEQ_CTRL));
422 hdr.duration_id = 0;
423
424 ether_addr_copy(hdr.addr1, vif->addr);
425 ether_addr_copy(hdr.addr2, sta->addr);
426 switch (frame_control & (IEEE80211_FCTL_TODS |
427 IEEE80211_FCTL_FROMDS)) {
428 case 0:
429 ether_addr_copy(hdr.addr3, vif->bss_conf.bssid);
430 break;
431 case IEEE80211_FCTL_FROMDS:
432 ether_addr_copy(hdr.addr3, eth_hdr->h_source);
433 break;
434 case IEEE80211_FCTL_TODS:
435 ether_addr_copy(hdr.addr3, eth_hdr->h_dest);
436 break;
437 case IEEE80211_FCTL_TODS | IEEE80211_FCTL_FROMDS:
438 ether_addr_copy(hdr.addr3, eth_hdr->h_dest);
439 ether_addr_copy(hdr.addr4, eth_hdr->h_source);
440 break;
441 default:
442 break;
443 }
444
445 skb_pull(skb, hdr_gap + sizeof(struct ethhdr) - 2);
446 if (eth_hdr->h_proto == cpu_to_be16(ETH_P_AARP) ||
447 eth_hdr->h_proto == cpu_to_be16(ETH_P_IPX))
448 ether_addr_copy(skb_push(skb, ETH_ALEN), bridge_tunnel_header);
449 else if (be16_to_cpu(eth_hdr->h_proto) >= ETH_P_802_3_MIN)
450 ether_addr_copy(skb_push(skb, ETH_ALEN), rfc1042_header);
451 else
452 skb_pull(skb, 2);
453
454 if (ieee80211_has_order(hdr.frame_control))
455 memcpy(skb_push(skb, IEEE80211_HT_CTL_LEN), &rxd[9],
456 IEEE80211_HT_CTL_LEN);
457 if (ieee80211_is_data_qos(hdr.frame_control)) {
458 __le16 qos_ctrl;
459
460 qos_ctrl = cpu_to_le16(le32_get_bits(rxd[8], MT_RXD8_QOS_CTL));
461 memcpy(skb_push(skb, IEEE80211_QOS_CTL_LEN), &qos_ctrl,
462 IEEE80211_QOS_CTL_LEN);
463 }
464
465 if (ieee80211_has_a4(hdr.frame_control))
466 memcpy(skb_push(skb, sizeof(hdr)), &hdr, sizeof(hdr));
467 else
468 memcpy(skb_push(skb, sizeof(hdr) - 6), &hdr, sizeof(hdr) - 6);
469
470 return 0;
471}
472
473static int
474mt7915_mac_fill_rx_rate(struct mt7915_dev *dev,
475 struct mt76_rx_status *status,
476 struct ieee80211_supported_band *sband,
developer66cd2092022-05-10 15:43:01 +0800477 __le32 *rxv, u8 *mode)
developerb11a5392022-03-31 00:34:47 +0800478{
479 u32 v0, v2;
developer66cd2092022-05-10 15:43:01 +0800480 u8 stbc, gi, bw, dcm, nss;
developerb11a5392022-03-31 00:34:47 +0800481 int i, idx;
482 bool cck = false;
483
484 v0 = le32_to_cpu(rxv[0]);
485 v2 = le32_to_cpu(rxv[2]);
486
487 idx = i = FIELD_GET(MT_PRXV_TX_RATE, v0);
488 nss = FIELD_GET(MT_PRXV_NSTS, v0) + 1;
489
490 if (!is_mt7915(&dev->mt76)) {
491 stbc = FIELD_GET(MT_PRXV_HT_STBC, v0);
492 gi = FIELD_GET(MT_PRXV_HT_SHORT_GI, v0);
developer66cd2092022-05-10 15:43:01 +0800493 *mode = FIELD_GET(MT_PRXV_TX_MODE, v0);
developerb11a5392022-03-31 00:34:47 +0800494 dcm = FIELD_GET(MT_PRXV_DCM, v0);
495 bw = FIELD_GET(MT_PRXV_FRAME_MODE, v0);
496 } else {
497 stbc = FIELD_GET(MT_CRXV_HT_STBC, v2);
498 gi = FIELD_GET(MT_CRXV_HT_SHORT_GI, v2);
developer66cd2092022-05-10 15:43:01 +0800499 *mode = FIELD_GET(MT_CRXV_TX_MODE, v2);
developerb11a5392022-03-31 00:34:47 +0800500 dcm = !!(idx & GENMASK(3, 0) & MT_PRXV_TX_DCM);
501 bw = FIELD_GET(MT_CRXV_FRAME_MODE, v2);
502 }
503
developer66cd2092022-05-10 15:43:01 +0800504 switch (*mode) {
developerb11a5392022-03-31 00:34:47 +0800505 case MT_PHY_TYPE_CCK:
506 cck = true;
507 fallthrough;
508 case MT_PHY_TYPE_OFDM:
509 i = mt76_get_rate(&dev->mt76, sband, i, cck);
510 break;
511 case MT_PHY_TYPE_HT_GF:
512 case MT_PHY_TYPE_HT:
513 status->encoding = RX_ENC_HT;
514 if (gi)
515 status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
516 if (i > 31)
517 return -EINVAL;
518 break;
519 case MT_PHY_TYPE_VHT:
520 status->nss = nss;
521 status->encoding = RX_ENC_VHT;
522 if (gi)
523 status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
524 if (i > 11)
525 return -EINVAL;
526 break;
527 case MT_PHY_TYPE_HE_MU:
528 case MT_PHY_TYPE_HE_SU:
529 case MT_PHY_TYPE_HE_EXT_SU:
530 case MT_PHY_TYPE_HE_TB:
531 status->nss = nss;
532 status->encoding = RX_ENC_HE;
533 i &= GENMASK(3, 0);
534
535 if (gi <= NL80211_RATE_INFO_HE_GI_3_2)
536 status->he_gi = gi;
537
538 status->he_dcm = dcm;
539 break;
540 default:
541 return -EINVAL;
542 }
543 status->rate_idx = i;
544
545 switch (bw) {
546 case IEEE80211_STA_RX_BW_20:
547 break;
548 case IEEE80211_STA_RX_BW_40:
developer66cd2092022-05-10 15:43:01 +0800549 if (*mode & MT_PHY_TYPE_HE_EXT_SU &&
developerb11a5392022-03-31 00:34:47 +0800550 (idx & MT_PRXV_TX_ER_SU_106T)) {
551 status->bw = RATE_INFO_BW_HE_RU;
552 status->he_ru =
553 NL80211_RATE_INFO_HE_RU_ALLOC_106;
554 } else {
555 status->bw = RATE_INFO_BW_40;
556 }
557 break;
558 case IEEE80211_STA_RX_BW_80:
559 status->bw = RATE_INFO_BW_80;
560 break;
561 case IEEE80211_STA_RX_BW_160:
562 status->bw = RATE_INFO_BW_160;
563 break;
564 default:
565 return -EINVAL;
566 }
567
568 status->enc_flags |= RX_ENC_FLAG_STBC_MASK * stbc;
developer66cd2092022-05-10 15:43:01 +0800569 if (*mode < MT_PHY_TYPE_HE_SU && gi)
developerb11a5392022-03-31 00:34:47 +0800570 status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
571
572 return 0;
573}
574
575static int
576mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb)
577{
578 struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
579 struct mt76_phy *mphy = &dev->mt76.phy;
580 struct mt7915_phy *phy = &dev->phy;
581 struct ieee80211_supported_band *sband;
582 __le32 *rxd = (__le32 *)skb->data;
583 __le32 *rxv = NULL;
developerb11a5392022-03-31 00:34:47 +0800584 u32 rxd0 = le32_to_cpu(rxd[0]);
585 u32 rxd1 = le32_to_cpu(rxd[1]);
586 u32 rxd2 = le32_to_cpu(rxd[2]);
587 u32 rxd3 = le32_to_cpu(rxd[3]);
588 u32 rxd4 = le32_to_cpu(rxd[4]);
589 u32 csum_mask = MT_RXD0_NORMAL_IP_SUM | MT_RXD0_NORMAL_UDP_TCP_SUM;
590 bool unicast, insert_ccmp_hdr = false;
591 u8 remove_pad, amsdu_info;
developer66cd2092022-05-10 15:43:01 +0800592 u8 mode = 0, qos_ctl = 0;
developerb11a5392022-03-31 00:34:47 +0800593 bool hdr_trans;
594 u16 hdr_gap;
595 u16 seq_ctrl = 0;
developerb11a5392022-03-31 00:34:47 +0800596 __le16 fc = 0;
597 int idx;
598
599 memset(status, 0, sizeof(*status));
600
601 if ((rxd1 & MT_RXD1_NORMAL_BAND_IDX) && !phy->band_idx) {
602 mphy = dev->mt76.phy2;
603 if (!mphy)
604 return -EINVAL;
605
606 phy = mphy->priv;
607 status->ext_phy = true;
608 }
609
610 if (!test_bit(MT76_STATE_RUNNING, &mphy->state))
611 return -EINVAL;
612
613 if (rxd2 & MT_RXD2_NORMAL_AMSDU_ERR)
614 return -EINVAL;
615
616 hdr_trans = rxd2 & MT_RXD2_NORMAL_HDR_TRANS;
617 if (hdr_trans && (rxd1 & MT_RXD1_NORMAL_CM))
618 return -EINVAL;
619
620 /* ICV error or CCMP/BIP/WPI MIC error */
621 if (rxd1 & MT_RXD1_NORMAL_ICV_ERR)
622 status->flag |= RX_FLAG_ONLY_MONITOR;
623
624 unicast = FIELD_GET(MT_RXD3_NORMAL_ADDR_TYPE, rxd3) == MT_RXD3_NORMAL_U2M;
625 idx = FIELD_GET(MT_RXD1_NORMAL_WLAN_IDX, rxd1);
626 status->wcid = mt7915_rx_get_wcid(dev, idx, unicast);
627
628 if (status->wcid) {
629 struct mt7915_sta *msta;
630
631 msta = container_of(status->wcid, struct mt7915_sta, wcid);
632 spin_lock_bh(&dev->sta_poll_lock);
633 if (list_empty(&msta->poll_list))
634 list_add_tail(&msta->poll_list, &dev->sta_poll_list);
635 spin_unlock_bh(&dev->sta_poll_lock);
636 }
637
638 status->freq = mphy->chandef.chan->center_freq;
639 status->band = mphy->chandef.chan->band;
640 if (status->band == NL80211_BAND_5GHZ)
641 sband = &mphy->sband_5g.sband;
642 else if (status->band == NL80211_BAND_6GHZ)
643 sband = &mphy->sband_6g.sband;
644 else
645 sband = &mphy->sband_2g.sband;
646
647 if (!sband->channels)
648 return -EINVAL;
649
650 if ((rxd0 & csum_mask) == csum_mask)
651 skb->ip_summed = CHECKSUM_UNNECESSARY;
652
653 if (rxd1 & MT_RXD1_NORMAL_FCS_ERR)
654 status->flag |= RX_FLAG_FAILED_FCS_CRC;
655
656 if (rxd1 & MT_RXD1_NORMAL_TKIP_MIC_ERR)
657 status->flag |= RX_FLAG_MMIC_ERROR;
658
659 if (FIELD_GET(MT_RXD1_NORMAL_SEC_MODE, rxd1) != 0 &&
660 !(rxd1 & (MT_RXD1_NORMAL_CLM | MT_RXD1_NORMAL_CM))) {
661 status->flag |= RX_FLAG_DECRYPTED;
662 status->flag |= RX_FLAG_IV_STRIPPED;
663 status->flag |= RX_FLAG_MMIC_STRIPPED | RX_FLAG_MIC_STRIPPED;
664 }
665
666 remove_pad = FIELD_GET(MT_RXD2_NORMAL_HDR_OFFSET, rxd2);
667
668 if (rxd2 & MT_RXD2_NORMAL_MAX_LEN_ERROR)
669 return -EINVAL;
670
671 rxd += 6;
672 if (rxd1 & MT_RXD1_NORMAL_GROUP_4) {
673 u32 v0 = le32_to_cpu(rxd[0]);
674 u32 v2 = le32_to_cpu(rxd[2]);
675
676 fc = cpu_to_le16(FIELD_GET(MT_RXD6_FRAME_CONTROL, v0));
677 qos_ctl = FIELD_GET(MT_RXD8_QOS_CTL, v2);
678 seq_ctrl = FIELD_GET(MT_RXD8_SEQ_CTRL, v2);
679
680 rxd += 4;
681 if ((u8 *)rxd - skb->data >= skb->len)
682 return -EINVAL;
683 }
684
685 if (rxd1 & MT_RXD1_NORMAL_GROUP_1) {
686 u8 *data = (u8 *)rxd;
687
688 if (status->flag & RX_FLAG_DECRYPTED) {
689 switch (FIELD_GET(MT_RXD1_NORMAL_SEC_MODE, rxd1)) {
690 case MT_CIPHER_AES_CCMP:
691 case MT_CIPHER_CCMP_CCX:
692 case MT_CIPHER_CCMP_256:
693 insert_ccmp_hdr =
694 FIELD_GET(MT_RXD2_NORMAL_FRAG, rxd2);
695 fallthrough;
696 case MT_CIPHER_TKIP:
697 case MT_CIPHER_TKIP_NO_MIC:
698 case MT_CIPHER_GCMP:
699 case MT_CIPHER_GCMP_256:
700 status->iv[0] = data[5];
701 status->iv[1] = data[4];
702 status->iv[2] = data[3];
703 status->iv[3] = data[2];
704 status->iv[4] = data[1];
705 status->iv[5] = data[0];
706 break;
707 default:
708 break;
709 }
710 }
711 rxd += 4;
712 if ((u8 *)rxd - skb->data >= skb->len)
713 return -EINVAL;
714 }
715
716 if (rxd1 & MT_RXD1_NORMAL_GROUP_2) {
717 status->timestamp = le32_to_cpu(rxd[0]);
718 status->flag |= RX_FLAG_MACTIME_START;
719
720 if (!(rxd2 & MT_RXD2_NORMAL_NON_AMPDU)) {
721 status->flag |= RX_FLAG_AMPDU_DETAILS;
722
723 /* all subframes of an A-MPDU have the same timestamp */
724 if (phy->rx_ampdu_ts != status->timestamp) {
725 if (!++phy->ampdu_ref)
726 phy->ampdu_ref++;
727 }
728 phy->rx_ampdu_ts = status->timestamp;
729
730 status->ampdu_ref = phy->ampdu_ref;
731 }
732
733 rxd += 2;
734 if ((u8 *)rxd - skb->data >= skb->len)
735 return -EINVAL;
736 }
737
738 /* RXD Group 3 - P-RXV */
739 if (rxd1 & MT_RXD1_NORMAL_GROUP_3) {
740 u32 v0, v1;
741 int ret;
742
743 rxv = rxd;
744 rxd += 2;
745 if ((u8 *)rxd - skb->data >= skb->len)
746 return -EINVAL;
747
748 v0 = le32_to_cpu(rxv[0]);
749 v1 = le32_to_cpu(rxv[1]);
750
751 if (v0 & MT_PRXV_HT_AD_CODE)
752 status->enc_flags |= RX_ENC_FLAG_LDPC;
753
754 status->chains = mphy->antenna_mask;
755 status->chain_signal[0] = to_rssi(MT_PRXV_RCPI0, v1);
756 status->chain_signal[1] = to_rssi(MT_PRXV_RCPI1, v1);
757 status->chain_signal[2] = to_rssi(MT_PRXV_RCPI2, v1);
758 status->chain_signal[3] = to_rssi(MT_PRXV_RCPI3, v1);
759
760 /* RXD Group 5 - C-RXV */
761 if (rxd1 & MT_RXD1_NORMAL_GROUP_5) {
762 rxd += 18;
763 if ((u8 *)rxd - skb->data >= skb->len)
764 return -EINVAL;
765 }
766
767 if (!is_mt7915(&dev->mt76) || (rxd1 & MT_RXD1_NORMAL_GROUP_5)) {
developer66cd2092022-05-10 15:43:01 +0800768 ret = mt7915_mac_fill_rx_rate(dev, status, sband, rxv,
769 &mode);
developerb11a5392022-03-31 00:34:47 +0800770 if (ret < 0)
771 return ret;
772 }
773 }
774
775 amsdu_info = FIELD_GET(MT_RXD4_NORMAL_PAYLOAD_FORMAT, rxd4);
776 status->amsdu = !!amsdu_info;
777 if (status->amsdu) {
778 status->first_amsdu = amsdu_info == MT_RXD4_FIRST_AMSDU_FRAME;
779 status->last_amsdu = amsdu_info == MT_RXD4_LAST_AMSDU_FRAME;
780 }
781
782 hdr_gap = (u8 *)rxd - skb->data + 2 * remove_pad;
783 if (hdr_trans && ieee80211_has_morefrags(fc)) {
784 if (mt7915_reverse_frag0_hdr_trans(skb, hdr_gap))
785 return -EINVAL;
786 hdr_trans = false;
787 } else {
788 int pad_start = 0;
789
790 skb_pull(skb, hdr_gap);
791 if (!hdr_trans && status->amsdu) {
792 pad_start = ieee80211_get_hdrlen_from_skb(skb);
793 } else if (hdr_trans && (rxd2 & MT_RXD2_NORMAL_HDR_TRANS_ERROR)) {
794 /*
795 * When header translation failure is indicated,
796 * the hardware will insert an extra 2-byte field
797 * containing the data length after the protocol
798 * type field.
799 */
800 pad_start = 12;
801 if (get_unaligned_be16(skb->data + pad_start) == ETH_P_8021Q)
802 pad_start += 4;
803
804 if (get_unaligned_be16(skb->data + pad_start) !=
805 skb->len - pad_start - 2)
806 pad_start = 0;
807 }
808
809 if (pad_start) {
810 memmove(skb->data + 2, skb->data, pad_start);
811 skb_pull(skb, 2);
812 }
813 }
814
815 if (!hdr_trans) {
816 struct ieee80211_hdr *hdr;
817
818 if (insert_ccmp_hdr) {
819 u8 key_id = FIELD_GET(MT_RXD1_NORMAL_KEY_ID, rxd1);
820
821 mt76_insert_ccmp_hdr(skb, key_id);
822 }
823
824 hdr = mt76_skb_get_hdr(skb);
825 fc = hdr->frame_control;
826 if (ieee80211_is_data_qos(fc)) {
827 seq_ctrl = le16_to_cpu(hdr->seq_ctrl);
828 qos_ctl = *ieee80211_get_qos_ctl(hdr);
829 }
830 } else {
831 status->flag |= RX_FLAG_8023;
832 }
833
834 if (rxv && mode >= MT_PHY_TYPE_HE_SU && !(status->flag & RX_FLAG_8023))
835 mt7915_mac_decode_he_radiotap(skb, rxv, mode);
836
837 if (!status->wcid || !ieee80211_is_data_qos(fc))
838 return 0;
839
developerb11a5392022-03-31 00:34:47 +0800840 status->aggr = unicast &&
841 !ieee80211_is_qos_nullfunc(fc);
842 status->qos_ctl = qos_ctl;
843 status->seqno = IEEE80211_SEQ_TO_SN(seq_ctrl);
844
845 return 0;
846}
847
848static void
849mt7915_mac_fill_rx_vector(struct mt7915_dev *dev, struct sk_buff *skb)
850{
851#ifdef CONFIG_NL80211_TESTMODE
852 struct mt7915_phy *phy = &dev->phy;
853 __le32 *rxd = (__le32 *)skb->data;
854 __le32 *rxv_hdr = rxd + 2;
855 __le32 *rxv = rxd + 4;
856 u32 rcpi, ib_rssi, wb_rssi, v20, v21;
857 u8 band_idx;
858 s32 foe;
859 u8 snr;
860 int i;
861
862 band_idx = le32_get_bits(rxv_hdr[1], MT_RXV_HDR_BAND_IDX);
developer66cd2092022-05-10 15:43:01 +0800863 if (band_idx && !phy->band_idx) {
developerb11a5392022-03-31 00:34:47 +0800864 phy = mt7915_ext_phy(dev);
developer66cd2092022-05-10 15:43:01 +0800865 if (!phy)
866 goto out;
867 }
developerb11a5392022-03-31 00:34:47 +0800868
869 rcpi = le32_to_cpu(rxv[6]);
870 ib_rssi = le32_to_cpu(rxv[7]);
871 wb_rssi = le32_to_cpu(rxv[8]) >> 5;
872
873 for (i = 0; i < 4; i++, rcpi >>= 8, ib_rssi >>= 8, wb_rssi >>= 9) {
874 if (i == 3)
875 wb_rssi = le32_to_cpu(rxv[9]);
876
877 phy->test.last_rcpi[i] = rcpi & 0xff;
878 phy->test.last_ib_rssi[i] = ib_rssi & 0xff;
879 phy->test.last_wb_rssi[i] = wb_rssi & 0xff;
880 }
881
882 v20 = le32_to_cpu(rxv[20]);
883 v21 = le32_to_cpu(rxv[21]);
884
885 foe = FIELD_GET(MT_CRXV_FOE_LO, v20) |
886 (FIELD_GET(MT_CRXV_FOE_HI, v21) << MT_CRXV_FOE_SHIFT);
887
888 snr = FIELD_GET(MT_CRXV_SNR, v20) - 16;
889
890 phy->test.last_freq_offset = foe;
891 phy->test.last_snr = snr;
developer66cd2092022-05-10 15:43:01 +0800892out:
developerb11a5392022-03-31 00:34:47 +0800893#endif
developerb11a5392022-03-31 00:34:47 +0800894 dev_kfree_skb(skb);
895}
896
897static void
898mt7915_mac_write_txwi_tm(struct mt7915_phy *phy, __le32 *txwi,
899 struct sk_buff *skb)
900{
901#ifdef CONFIG_NL80211_TESTMODE
902 struct mt76_testmode_data *td = &phy->mt76->test;
903 const struct ieee80211_rate *r;
904 u8 bw, mode, nss = td->tx_rate_nss;
905 u8 rate_idx = td->tx_rate_idx;
906 u16 rateval = 0;
907 u32 val;
908 bool cck = false;
909 int band;
910
911 if (skb != phy->mt76->test.tx_skb)
912 return;
913
914 switch (td->tx_rate_mode) {
915 case MT76_TM_TX_MODE_HT:
916 nss = 1 + (rate_idx >> 3);
917 mode = MT_PHY_TYPE_HT;
918 break;
919 case MT76_TM_TX_MODE_VHT:
920 mode = MT_PHY_TYPE_VHT;
921 break;
922 case MT76_TM_TX_MODE_HE_SU:
923 mode = MT_PHY_TYPE_HE_SU;
924 break;
925 case MT76_TM_TX_MODE_HE_EXT_SU:
926 mode = MT_PHY_TYPE_HE_EXT_SU;
927 break;
928 case MT76_TM_TX_MODE_HE_TB:
929 mode = MT_PHY_TYPE_HE_TB;
930 break;
931 case MT76_TM_TX_MODE_HE_MU:
932 mode = MT_PHY_TYPE_HE_MU;
933 break;
934 case MT76_TM_TX_MODE_CCK:
935 cck = true;
936 fallthrough;
937 case MT76_TM_TX_MODE_OFDM:
938 band = phy->mt76->chandef.chan->band;
939 if (band == NL80211_BAND_2GHZ && !cck)
940 rate_idx += 4;
941
942 r = &phy->mt76->hw->wiphy->bands[band]->bitrates[rate_idx];
943 val = cck ? r->hw_value_short : r->hw_value;
944
945 mode = val >> 8;
946 rate_idx = val & 0xff;
947 break;
948 default:
949 mode = MT_PHY_TYPE_OFDM;
950 break;
951 }
952
953 switch (phy->mt76->chandef.width) {
954 case NL80211_CHAN_WIDTH_40:
955 bw = 1;
956 break;
957 case NL80211_CHAN_WIDTH_80:
958 bw = 2;
959 break;
960 case NL80211_CHAN_WIDTH_80P80:
961 case NL80211_CHAN_WIDTH_160:
962 bw = 3;
963 break;
964 default:
965 bw = 0;
966 break;
967 }
968
969 if (td->tx_rate_stbc && nss == 1) {
970 nss++;
971 rateval |= MT_TX_RATE_STBC;
972 }
973
974 rateval |= FIELD_PREP(MT_TX_RATE_IDX, rate_idx) |
975 FIELD_PREP(MT_TX_RATE_MODE, mode) |
976 FIELD_PREP(MT_TX_RATE_NSS, nss - 1);
977
978 txwi[2] |= cpu_to_le32(MT_TXD2_FIX_RATE);
979
980 le32p_replace_bits(&txwi[3], 1, MT_TXD3_REM_TX_COUNT);
981 if (td->tx_rate_mode < MT76_TM_TX_MODE_HT)
982 txwi[3] |= cpu_to_le32(MT_TXD3_BA_DISABLE);
983
984 val = MT_TXD6_FIXED_BW |
985 FIELD_PREP(MT_TXD6_BW, bw) |
986 FIELD_PREP(MT_TXD6_TX_RATE, rateval) |
987 FIELD_PREP(MT_TXD6_SGI, td->tx_rate_sgi);
988
989 /* for HE_SU/HE_EXT_SU PPDU
990 * - 1x, 2x, 4x LTF + 0.8us GI
991 * - 2x LTF + 1.6us GI, 4x LTF + 3.2us GI
992 * for HE_MU PPDU
993 * - 2x, 4x LTF + 0.8us GI
994 * - 2x LTF + 1.6us GI, 4x LTF + 3.2us GI
995 * for HE_TB PPDU
996 * - 1x, 2x LTF + 1.6us GI
997 * - 4x LTF + 3.2us GI
998 */
999 if (mode >= MT_PHY_TYPE_HE_SU)
1000 val |= FIELD_PREP(MT_TXD6_HELTF, td->tx_ltf);
1001
1002 if (td->tx_rate_ldpc || (bw > 0 && mode >= MT_PHY_TYPE_HE_SU))
1003 val |= MT_TXD6_LDPC;
1004
1005 txwi[3] &= ~cpu_to_le32(MT_TXD3_SN_VALID);
1006 txwi[6] |= cpu_to_le32(val);
1007 txwi[7] |= cpu_to_le32(FIELD_PREP(MT_TXD7_SPE_IDX,
1008 phy->test.spe_idx));
1009#endif
1010}
1011
1012static void
1013mt7915_mac_write_txwi_8023(struct mt7915_dev *dev, __le32 *txwi,
1014 struct sk_buff *skb, struct mt76_wcid *wcid)
1015{
1016
1017 u8 tid = skb->priority & IEEE80211_QOS_CTL_TID_MASK;
1018 u8 fc_type, fc_stype;
developer66cd2092022-05-10 15:43:01 +08001019 u16 ethertype;
developerb11a5392022-03-31 00:34:47 +08001020 bool wmm = false;
1021 u32 val;
1022
1023 if (wcid->sta) {
1024 struct ieee80211_sta *sta;
1025
1026 sta = container_of((void *)wcid, struct ieee80211_sta, drv_priv);
1027 wmm = sta->wme;
1028 }
1029
1030 val = FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_3) |
1031 FIELD_PREP(MT_TXD1_TID, tid);
1032
developer66cd2092022-05-10 15:43:01 +08001033 ethertype = get_unaligned_be16(&skb->data[12]);
1034 if (ethertype >= ETH_P_802_3_MIN)
developerb11a5392022-03-31 00:34:47 +08001035 val |= MT_TXD1_ETH_802_3;
1036
1037 txwi[1] |= cpu_to_le32(val);
1038
1039 fc_type = IEEE80211_FTYPE_DATA >> 2;
1040 fc_stype = wmm ? IEEE80211_STYPE_QOS_DATA >> 4 : 0;
1041
1042 val = FIELD_PREP(MT_TXD2_FRAME_TYPE, fc_type) |
1043 FIELD_PREP(MT_TXD2_SUB_TYPE, fc_stype);
1044
1045 txwi[2] |= cpu_to_le32(val);
1046
1047 val = FIELD_PREP(MT_TXD7_TYPE, fc_type) |
1048 FIELD_PREP(MT_TXD7_SUB_TYPE, fc_stype);
1049 txwi[7] |= cpu_to_le32(val);
1050}
1051
1052static void
1053mt7915_mac_write_txwi_80211(struct mt7915_dev *dev, __le32 *txwi,
1054 struct sk_buff *skb, struct ieee80211_key_conf *key,
1055 bool *mcast)
1056{
1057 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1058 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1059 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1060 u8 tid = skb->priority & IEEE80211_QOS_CTL_TID_MASK;
1061 __le16 fc = hdr->frame_control;
1062 u8 fc_type, fc_stype;
1063 u32 val;
1064
1065 *mcast = is_multicast_ether_addr(hdr->addr1);
1066
1067 if (ieee80211_is_action(fc) &&
1068 mgmt->u.action.category == WLAN_CATEGORY_BACK &&
1069 mgmt->u.action.u.addba_req.action_code == WLAN_ACTION_ADDBA_REQ) {
1070 u16 capab = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
1071
1072 txwi[5] |= cpu_to_le32(MT_TXD5_ADD_BA);
1073 tid = (capab >> 2) & IEEE80211_QOS_CTL_TID_MASK;
1074 } else if (ieee80211_is_back_req(hdr->frame_control)) {
1075 struct ieee80211_bar *bar = (struct ieee80211_bar *)hdr;
1076 u16 control = le16_to_cpu(bar->control);
1077
1078 tid = FIELD_GET(IEEE80211_BAR_CTRL_TID_INFO_MASK, control);
1079 }
1080
1081 val = FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_11) |
1082 FIELD_PREP(MT_TXD1_HDR_INFO,
1083 ieee80211_get_hdrlen_from_skb(skb) / 2) |
1084 FIELD_PREP(MT_TXD1_TID, tid);
1085 txwi[1] |= cpu_to_le32(val);
1086
1087 fc_type = (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE) >> 2;
1088 fc_stype = (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE) >> 4;
1089
1090 val = FIELD_PREP(MT_TXD2_FRAME_TYPE, fc_type) |
1091 FIELD_PREP(MT_TXD2_SUB_TYPE, fc_stype) |
1092 FIELD_PREP(MT_TXD2_MULTICAST, *mcast);
1093
1094 if (key && *mcast && ieee80211_is_robust_mgmt_frame(skb) &&
1095 key->cipher == WLAN_CIPHER_SUITE_AES_CMAC) {
1096 val |= MT_TXD2_BIP;
1097 txwi[3] &= ~cpu_to_le32(MT_TXD3_PROTECT_FRAME);
1098 }
1099
1100 if (!ieee80211_is_data(fc) || *mcast ||
1101 info->flags & IEEE80211_TX_CTL_USE_MINRATE)
1102 val |= MT_TXD2_FIX_RATE;
1103
1104 txwi[2] |= cpu_to_le32(val);
1105
1106 if (ieee80211_is_beacon(fc)) {
1107 txwi[3] &= ~cpu_to_le32(MT_TXD3_SW_POWER_MGMT);
1108 txwi[3] |= cpu_to_le32(MT_TXD3_REM_TX_COUNT);
1109 txwi[7] |= cpu_to_le32(FIELD_PREP(MT_TXD7_SPE_IDX, 0x18));
1110 }
1111
1112 if (info->flags & IEEE80211_TX_CTL_INJECTED) {
1113 u16 seqno = le16_to_cpu(hdr->seq_ctrl);
1114
1115 if (ieee80211_is_back_req(hdr->frame_control)) {
1116 struct ieee80211_bar *bar;
1117
1118 bar = (struct ieee80211_bar *)skb->data;
1119 seqno = le16_to_cpu(bar->start_seq_num);
1120 }
1121
1122 val = MT_TXD3_SN_VALID |
1123 FIELD_PREP(MT_TXD3_SEQ, IEEE80211_SEQ_TO_SN(seqno));
1124 txwi[3] |= cpu_to_le32(val);
1125 txwi[7] &= ~cpu_to_le32(MT_TXD7_HW_AMSDU);
1126 }
1127
1128 val = FIELD_PREP(MT_TXD7_TYPE, fc_type) |
1129 FIELD_PREP(MT_TXD7_SUB_TYPE, fc_stype);
1130 txwi[7] |= cpu_to_le32(val);
1131}
1132
1133static u16
1134mt7915_mac_tx_rate_val(struct mt76_phy *mphy, struct ieee80211_vif *vif,
1135 bool beacon, bool mcast)
1136{
1137 u8 mode = 0, band = mphy->chandef.chan->band;
1138 int rateidx = 0, mcast_rate;
1139
1140 if (beacon) {
1141 struct cfg80211_bitrate_mask *mask;
1142
1143 mask = &vif->bss_conf.beacon_tx_rate;
1144 if (hweight16(mask->control[band].he_mcs[0]) == 1) {
1145 rateidx = ffs(mask->control[band].he_mcs[0]) - 1;
1146 mode = MT_PHY_TYPE_HE_SU;
1147 goto out;
1148 } else if (hweight16(mask->control[band].vht_mcs[0]) == 1) {
1149 rateidx = ffs(mask->control[band].vht_mcs[0]) - 1;
1150 mode = MT_PHY_TYPE_VHT;
1151 goto out;
1152 } else if (hweight8(mask->control[band].ht_mcs[0]) == 1) {
1153 rateidx = ffs(mask->control[band].ht_mcs[0]) - 1;
1154 mode = MT_PHY_TYPE_HT;
1155 goto out;
1156 } else if (hweight32(mask->control[band].legacy) == 1) {
1157 rateidx = ffs(mask->control[band].legacy) - 1;
1158 goto legacy;
1159 }
1160 }
1161
1162 mcast_rate = vif->bss_conf.mcast_rate[band];
1163 if (mcast && mcast_rate > 0)
1164 rateidx = mcast_rate - 1;
1165 else
1166 rateidx = ffs(vif->bss_conf.basic_rates) - 1;
1167
1168legacy:
1169 rateidx = mt76_calculate_default_rate(mphy, rateidx);
1170 mode = rateidx >> 8;
1171 rateidx &= GENMASK(7, 0);
1172
1173out:
1174 return FIELD_PREP(MT_TX_RATE_IDX, rateidx) |
1175 FIELD_PREP(MT_TX_RATE_MODE, mode);
1176}
1177
1178void mt7915_mac_write_txwi(struct mt7915_dev *dev, __le32 *txwi,
1179 struct sk_buff *skb, struct mt76_wcid *wcid, int pid,
1180 struct ieee80211_key_conf *key, bool beacon)
1181{
1182 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1183 struct ieee80211_vif *vif = info->control.vif;
1184 struct mt76_phy *mphy = &dev->mphy;
1185 bool ext_phy = info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY;
1186 u8 p_fmt, q_idx, omac_idx = 0, wmm_idx = 0, band_idx = 0;
1187 bool is_8023 = info->flags & IEEE80211_TX_CTL_HW_80211_ENCAP;
1188 bool mcast = false;
1189 u16 tx_count = 15;
1190 u32 val;
1191
1192 if (vif) {
1193 struct mt7915_vif *mvif = (struct mt7915_vif *)vif->drv_priv;
1194
1195 omac_idx = mvif->mt76.omac_idx;
1196 wmm_idx = mvif->mt76.wmm_idx;
1197 band_idx = mvif->mt76.band_idx;
1198 }
1199
1200 if (ext_phy && dev->mt76.phy2)
1201 mphy = dev->mt76.phy2;
1202
1203 if (beacon) {
1204 p_fmt = MT_TX_TYPE_FW;
1205 q_idx = MT_LMAC_BCN0;
1206 } else if (skb_get_queue_mapping(skb) >= MT_TXQ_PSD) {
1207 p_fmt = MT_TX_TYPE_CT;
1208 q_idx = MT_LMAC_ALTX0;
1209 } else {
1210 p_fmt = MT_TX_TYPE_CT;
1211 q_idx = wmm_idx * MT7915_MAX_WMM_SETS +
1212 mt76_connac_lmac_mapping(skb_get_queue_mapping(skb));
1213 }
1214
1215 val = FIELD_PREP(MT_TXD0_TX_BYTES, skb->len + MT_TXD_SIZE) |
1216 FIELD_PREP(MT_TXD0_PKT_FMT, p_fmt) |
1217 FIELD_PREP(MT_TXD0_Q_IDX, q_idx);
1218 txwi[0] = cpu_to_le32(val);
1219
1220 val = MT_TXD1_LONG_FORMAT | MT_TXD1_VTA |
1221 FIELD_PREP(MT_TXD1_WLAN_IDX, wcid->idx) |
1222 FIELD_PREP(MT_TXD1_OWN_MAC, omac_idx);
1223
1224 if (ext_phy || band_idx)
1225 val |= MT_TXD1_TGID;
1226
1227 txwi[1] = cpu_to_le32(val);
1228
1229 txwi[2] = 0;
1230
1231 val = MT_TXD3_SW_POWER_MGMT |
1232 FIELD_PREP(MT_TXD3_REM_TX_COUNT, tx_count);
1233 if (key)
1234 val |= MT_TXD3_PROTECT_FRAME;
1235 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
1236 val |= MT_TXD3_NO_ACK;
1237
1238 txwi[3] = cpu_to_le32(val);
1239 txwi[4] = 0;
1240
1241 val = FIELD_PREP(MT_TXD5_PID, pid);
1242 if (pid >= MT_PACKET_ID_FIRST)
1243 val |= MT_TXD5_TX_STATUS_HOST;
1244 txwi[5] = cpu_to_le32(val);
1245
1246 txwi[6] = 0;
1247 txwi[7] = wcid->amsdu ? cpu_to_le32(MT_TXD7_HW_AMSDU) : 0;
1248
1249 if (is_8023)
1250 mt7915_mac_write_txwi_8023(dev, txwi, skb, wcid);
1251 else
1252 mt7915_mac_write_txwi_80211(dev, txwi, skb, key, &mcast);
1253
1254 if (txwi[2] & cpu_to_le32(MT_TXD2_FIX_RATE)) {
1255 u16 rate = mt7915_mac_tx_rate_val(mphy, vif, beacon, mcast);
1256
1257 /* hardware won't add HTC for mgmt/ctrl frame */
1258 txwi[2] |= cpu_to_le32(MT_TXD2_HTC_VLD);
1259
1260 val = MT_TXD6_FIXED_BW |
1261 FIELD_PREP(MT_TXD6_TX_RATE, rate);
1262 txwi[6] |= cpu_to_le32(val);
1263 txwi[3] |= cpu_to_le32(MT_TXD3_BA_DISABLE);
1264 }
1265
1266 if (mt76_testmode_enabled(mphy))
1267 mt7915_mac_write_txwi_tm(mphy->priv, txwi, skb);
1268}
1269
1270int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
1271 enum mt76_txq_id qid, struct mt76_wcid *wcid,
1272 struct ieee80211_sta *sta,
1273 struct mt76_tx_info *tx_info)
1274{
1275 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)tx_info->skb->data;
1276 struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
1277 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
1278 struct ieee80211_key_conf *key = info->control.hw_key;
1279 struct ieee80211_vif *vif = info->control.vif;
1280 struct mt76_txwi_cache *t;
1281 struct mt7915_txp *txp;
1282 int id, i, nbuf = tx_info->nbuf - 1;
1283 u8 *txwi = (u8 *)txwi_ptr;
1284 int pid;
1285
1286 if (unlikely(tx_info->skb->len <= ETH_HLEN))
1287 return -EINVAL;
1288
1289 if (!wcid)
1290 wcid = &dev->mt76.global_wcid;
1291
1292 if (sta) {
1293 struct mt7915_sta *msta;
1294
1295 msta = (struct mt7915_sta *)sta->drv_priv;
1296
1297 if (time_after(jiffies, msta->jiffies + HZ / 4)) {
1298 info->flags |= IEEE80211_TX_CTL_REQ_TX_STATUS;
1299 msta->jiffies = jiffies;
1300 }
1301 }
1302
1303 t = (struct mt76_txwi_cache *)(txwi + mdev->drv->txwi_size);
1304 t->skb = tx_info->skb;
1305
1306 id = mt76_token_consume(mdev, &t);
1307 if (id < 0)
1308 return id;
1309
1310 pid = mt76_tx_status_skb_add(mdev, wcid, tx_info->skb);
1311 mt7915_mac_write_txwi(dev, txwi_ptr, tx_info->skb, wcid, pid, key,
1312 false);
1313
1314 txp = (struct mt7915_txp *)(txwi + MT_TXD_SIZE);
1315 for (i = 0; i < nbuf; i++) {
1316 txp->buf[i] = cpu_to_le32(tx_info->buf[i + 1].addr);
1317 txp->len[i] = cpu_to_le16(tx_info->buf[i + 1].len);
1318 }
1319 txp->nbuf = nbuf;
1320
1321 txp->flags = cpu_to_le16(MT_CT_INFO_APPLY_TXD | MT_CT_INFO_FROM_HOST);
1322
1323 if (!key)
1324 txp->flags |= cpu_to_le16(MT_CT_INFO_NONE_CIPHER_FRAME);
1325
1326 if (!(info->flags & IEEE80211_TX_CTL_HW_80211_ENCAP) &&
1327 ieee80211_is_mgmt(hdr->frame_control))
1328 txp->flags |= cpu_to_le16(MT_CT_INFO_MGMT_FRAME);
1329
1330 if (vif) {
1331 struct mt7915_vif *mvif = (struct mt7915_vif *)vif->drv_priv;
1332
1333 txp->bss_idx = mvif->mt76.idx;
1334 }
1335
1336 txp->token = cpu_to_le16(id);
1337 if (test_bit(MT_WCID_FLAG_4ADDR, &wcid->flags))
1338 txp->rept_wds_wcid = cpu_to_le16(wcid->idx);
1339 else
1340 txp->rept_wds_wcid = cpu_to_le16(0x3ff);
1341 tx_info->skb = DMA_DUMMY_DATA;
1342
1343 /* pass partial skb header to fw */
1344 tx_info->buf[1].len = MT_CT_PARSE_LEN;
1345 tx_info->buf[1].skip_unmap = true;
1346 tx_info->nbuf = MT_CT_DMA_BUF_NUM;
1347
1348 return 0;
1349}
1350
developer66cd2092022-05-10 15:43:01 +08001351u32 mt7915_wed_init_buf(void *ptr, dma_addr_t phys, int token_id)
1352{
1353 struct mt7915_txp *txp = ptr + MT_TXD_SIZE;
1354 __le32 *txwi = ptr;
1355 u32 val;
1356
1357 memset(ptr, 0, MT_TXD_SIZE + sizeof(*txp));
1358
1359 val = FIELD_PREP(MT_TXD0_TX_BYTES, MT_TXD_SIZE) |
1360 FIELD_PREP(MT_TXD0_PKT_FMT, MT_TX_TYPE_CT);
1361 txwi[0] = cpu_to_le32(val);
1362
1363 val = MT_TXD1_LONG_FORMAT |
1364 FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_3);
1365 txwi[1] = cpu_to_le32(val);
1366
1367 txp->token = cpu_to_le16(token_id);
1368 txp->nbuf = 1;
1369 txp->buf[0] = cpu_to_le32(phys + MT_TXD_SIZE + sizeof(*txp));
1370
1371 return MT_TXD_SIZE + sizeof(*txp);
1372}
1373
developerb11a5392022-03-31 00:34:47 +08001374static void
1375mt7915_tx_check_aggr(struct ieee80211_sta *sta, __le32 *txwi)
1376{
1377 struct mt7915_sta *msta;
1378 u16 fc, tid;
1379 u32 val;
1380
1381 if (!sta || !(sta->ht_cap.ht_supported || sta->he_cap.has_he))
1382 return;
1383
1384 tid = le32_get_bits(txwi[1], MT_TXD1_TID);
1385 if (tid >= 6) /* skip VO queue */
1386 return;
1387
1388 val = le32_to_cpu(txwi[2]);
1389 fc = FIELD_GET(MT_TXD2_FRAME_TYPE, val) << 2 |
1390 FIELD_GET(MT_TXD2_SUB_TYPE, val) << 4;
1391 if (unlikely(fc != (IEEE80211_FTYPE_DATA | IEEE80211_STYPE_QOS_DATA)))
1392 return;
1393
1394 msta = (struct mt7915_sta *)sta->drv_priv;
1395 if (!test_and_set_bit(tid, &msta->ampdu_state))
1396 ieee80211_start_tx_ba_session(sta, tid, 0);
1397}
1398
1399static void
1400mt7915_txp_skb_unmap(struct mt76_dev *dev, struct mt76_txwi_cache *t)
1401{
1402 struct mt7915_txp *txp;
1403 int i;
1404
1405 txp = mt7915_txwi_to_txp(dev, t);
1406 for (i = 0; i < txp->nbuf; i++)
developer66cd2092022-05-10 15:43:01 +08001407 dma_unmap_single(dev->dma_dev, le32_to_cpu(txp->buf[i]),
developerb11a5392022-03-31 00:34:47 +08001408 le16_to_cpu(txp->len[i]), DMA_TO_DEVICE);
1409}
1410
1411static void
1412mt7915_txwi_free(struct mt7915_dev *dev, struct mt76_txwi_cache *t,
1413 struct ieee80211_sta *sta, struct list_head *free_list)
1414{
1415 struct mt76_dev *mdev = &dev->mt76;
developer66cd2092022-05-10 15:43:01 +08001416 struct mt7915_sta *msta;
developerb11a5392022-03-31 00:34:47 +08001417 struct mt76_wcid *wcid;
1418 __le32 *txwi;
1419 u16 wcid_idx;
1420
1421 mt7915_txp_skb_unmap(mdev, t);
1422 if (!t->skb)
1423 goto out;
1424
1425 txwi = (__le32 *)mt76_get_txwi_ptr(mdev, t);
1426 if (sta) {
1427 wcid = (struct mt76_wcid *)sta->drv_priv;
1428 wcid_idx = wcid->idx;
developerb11a5392022-03-31 00:34:47 +08001429 } else {
1430 wcid_idx = le32_get_bits(txwi[1], MT_TXD1_WLAN_IDX);
developer66cd2092022-05-10 15:43:01 +08001431 wcid = rcu_dereference(dev->mt76.wcid[wcid_idx]);
1432
1433 if (wcid && wcid->sta) {
1434 msta = container_of(wcid, struct mt7915_sta, wcid);
1435 sta = container_of((void *)msta, struct ieee80211_sta,
1436 drv_priv);
1437 spin_lock_bh(&dev->sta_poll_lock);
1438 if (list_empty(&msta->poll_list))
1439 list_add_tail(&msta->poll_list, &dev->sta_poll_list);
1440 spin_unlock_bh(&dev->sta_poll_lock);
1441 }
developerb11a5392022-03-31 00:34:47 +08001442 }
1443
developer66cd2092022-05-10 15:43:01 +08001444 if (sta && likely(t->skb->protocol != cpu_to_be16(ETH_P_PAE)))
1445 mt7915_tx_check_aggr(sta, txwi);
1446
developerb11a5392022-03-31 00:34:47 +08001447 __mt76_tx_complete_skb(mdev, wcid_idx, t->skb, free_list);
1448
1449out:
1450 t->skb = NULL;
1451 mt76_put_txwi(mdev, t);
1452}
1453
1454static void
developer66cd2092022-05-10 15:43:01 +08001455mt7915_mac_tx_free_prepare(struct mt7915_dev *dev)
1456{
1457 struct mt76_dev *mdev = &dev->mt76;
1458 struct mt76_phy *mphy_ext = mdev->phy2;
1459
1460 /* clean DMA queues and unmap buffers first */
1461 mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_PSD], false);
1462 mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_BE], false);
1463 if (mphy_ext) {
1464 mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[MT_TXQ_PSD], false);
1465 mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[MT_TXQ_BE], false);
1466 }
1467}
1468
1469static void
1470mt7915_mac_tx_free_done(struct mt7915_dev *dev,
1471 struct list_head *free_list, bool wake)
1472{
1473 struct sk_buff *skb, *tmp;
1474
1475 mt7915_mac_sta_poll(dev);
1476
1477 if (wake)
1478 mt76_set_tx_blocked(&dev->mt76, false);
1479
1480 mt76_worker_schedule(&dev->mt76.tx_worker);
1481
1482 list_for_each_entry_safe(skb, tmp, free_list, list) {
1483 skb_list_del_init(skb);
1484 napi_consume_skb(skb, 1);
1485 }
1486}
1487
1488static void
developerb11a5392022-03-31 00:34:47 +08001489mt7915_mac_tx_free(struct mt7915_dev *dev, void *data, int len)
1490{
1491 struct mt7915_tx_free *free = (struct mt7915_tx_free *)data;
1492 struct mt76_dev *mdev = &dev->mt76;
developerb11a5392022-03-31 00:34:47 +08001493 struct mt76_txwi_cache *txwi;
1494 struct ieee80211_sta *sta = NULL;
1495 LIST_HEAD(free_list);
developerb11a5392022-03-31 00:34:47 +08001496 void *end = data + len;
1497 bool v3, wake = false;
1498 u16 total, count = 0;
1499 u32 txd = le32_to_cpu(free->txd);
1500 __le32 *cur_info;
1501
developer66cd2092022-05-10 15:43:01 +08001502 mt7915_mac_tx_free_prepare(dev);
developerb11a5392022-03-31 00:34:47 +08001503
1504 total = le16_get_bits(free->ctrl, MT_TX_FREE_MSDU_CNT);
1505 v3 = (FIELD_GET(MT_TX_FREE_VER, txd) == 0x4);
1506 if (WARN_ON_ONCE((void *)&free->info[total >> v3] > end))
1507 return;
1508
1509 for (cur_info = &free->info[0]; count < total; cur_info++) {
1510 u32 msdu, info = le32_to_cpu(*cur_info);
1511 u8 i;
1512
1513 /*
1514 * 1'b1: new wcid pair.
1515 * 1'b0: msdu_id with the same 'wcid pair' as above.
1516 */
1517 if (info & MT_TX_FREE_PAIR) {
1518 struct mt7915_sta *msta;
1519 struct mt76_wcid *wcid;
1520 u16 idx;
1521
1522 idx = FIELD_GET(MT_TX_FREE_WLAN_ID, info);
1523 wcid = rcu_dereference(dev->mt76.wcid[idx]);
1524 sta = wcid_to_sta(wcid);
1525 if (!sta)
1526 continue;
1527
1528 msta = container_of(wcid, struct mt7915_sta, wcid);
1529 spin_lock_bh(&dev->sta_poll_lock);
1530 if (list_empty(&msta->poll_list))
1531 list_add_tail(&msta->poll_list, &dev->sta_poll_list);
1532 spin_unlock_bh(&dev->sta_poll_lock);
1533 continue;
1534 }
1535
1536 if (v3 && (info & MT_TX_FREE_MPDU_HEADER))
1537 continue;
1538
1539 for (i = 0; i < 1 + v3; i++) {
1540 if (v3) {
1541 msdu = (info >> (15 * i)) & MT_TX_FREE_MSDU_ID_V3;
1542 if (msdu == MT_TX_FREE_MSDU_ID_V3)
1543 continue;
1544 } else {
1545 msdu = FIELD_GET(MT_TX_FREE_MSDU_ID, info);
1546 }
1547 count++;
1548 txwi = mt76_token_release(mdev, msdu, &wake);
1549 if (!txwi)
1550 continue;
1551
1552 mt7915_txwi_free(dev, txwi, sta, &free_list);
1553 }
1554 }
1555
developer66cd2092022-05-10 15:43:01 +08001556 mt7915_mac_tx_free_done(dev, &free_list, wake);
1557}
developerb11a5392022-03-31 00:34:47 +08001558
developer66cd2092022-05-10 15:43:01 +08001559static void
1560mt7915_mac_tx_free_v0(struct mt7915_dev *dev, void *data, int len)
1561{
1562 struct mt7915_tx_free *free = (struct mt7915_tx_free *)data;
1563 struct mt76_dev *mdev = &dev->mt76;
1564 __le16 *info = (__le16 *)free->info;
1565 void *end = data + len;
1566 LIST_HEAD(free_list);
1567 bool wake = false;
1568 u8 i, count;
developerb11a5392022-03-31 00:34:47 +08001569
developer66cd2092022-05-10 15:43:01 +08001570 mt7915_mac_tx_free_prepare(dev);
developerb11a5392022-03-31 00:34:47 +08001571
developer66cd2092022-05-10 15:43:01 +08001572 count = FIELD_GET(MT_TX_FREE_MSDU_CNT_V0, le16_to_cpu(free->ctrl));
1573 if (WARN_ON_ONCE((void *)&info[count] > end))
1574 return;
1575
1576 for (i = 0; i < count; i++) {
1577 struct mt76_txwi_cache *txwi;
1578 u16 msdu = le16_to_cpu(info[i]);
1579
1580 txwi = mt76_token_release(mdev, msdu, &wake);
1581 if (!txwi)
1582 continue;
1583
1584 mt7915_txwi_free(dev, txwi, NULL, &free_list);
developerb11a5392022-03-31 00:34:47 +08001585 }
developer66cd2092022-05-10 15:43:01 +08001586
1587 mt7915_mac_tx_free_done(dev, &free_list, wake);
developerb11a5392022-03-31 00:34:47 +08001588}
1589
1590static bool
1591mt7915_mac_add_txs_skb(struct mt7915_dev *dev, struct mt76_wcid *wcid, int pid,
1592 __le32 *txs_data, struct mt76_sta_stats *stats)
1593{
1594 struct ieee80211_supported_band *sband;
1595 struct mt76_dev *mdev = &dev->mt76;
1596 struct mt76_phy *mphy;
1597 struct ieee80211_tx_info *info;
1598 struct sk_buff_head list;
1599 struct rate_info rate = {};
1600 struct sk_buff *skb;
1601 bool cck = false;
1602 u32 txrate, txs, mode;
1603
1604 mt76_tx_status_lock(mdev, &list);
1605 skb = mt76_tx_status_skb_get(mdev, wcid, pid, &list);
1606 if (!skb)
1607 goto out_no_skb;
1608
1609 txs = le32_to_cpu(txs_data[0]);
1610
1611 info = IEEE80211_SKB_CB(skb);
1612 if (!(txs & MT_TXS0_ACK_ERROR_MASK))
1613 info->flags |= IEEE80211_TX_STAT_ACK;
1614
1615 info->status.ampdu_len = 1;
1616 info->status.ampdu_ack_len = !!(info->flags &
1617 IEEE80211_TX_STAT_ACK);
1618
1619 info->status.rates[0].idx = -1;
1620
1621 txrate = FIELD_GET(MT_TXS0_TX_RATE, txs);
1622
1623 rate.mcs = FIELD_GET(MT_TX_RATE_IDX, txrate);
1624 rate.nss = FIELD_GET(MT_TX_RATE_NSS, txrate) + 1;
1625
1626 if (rate.nss - 1 < ARRAY_SIZE(stats->tx_nss))
1627 stats->tx_nss[rate.nss - 1]++;
1628 if (rate.mcs < ARRAY_SIZE(stats->tx_mcs))
1629 stats->tx_mcs[rate.mcs]++;
1630
1631 mode = FIELD_GET(MT_TX_RATE_MODE, txrate);
1632 switch (mode) {
1633 case MT_PHY_TYPE_CCK:
1634 cck = true;
1635 fallthrough;
1636 case MT_PHY_TYPE_OFDM:
1637 mphy = &dev->mphy;
1638 if (wcid->ext_phy && dev->mt76.phy2)
1639 mphy = dev->mt76.phy2;
1640
1641 if (mphy->chandef.chan->band == NL80211_BAND_5GHZ)
1642 sband = &mphy->sband_5g.sband;
1643 else if (mphy->chandef.chan->band == NL80211_BAND_6GHZ)
1644 sband = &mphy->sband_6g.sband;
1645 else
1646 sband = &mphy->sband_2g.sband;
1647
1648 rate.mcs = mt76_get_rate(mphy->dev, sband, rate.mcs, cck);
1649 rate.legacy = sband->bitrates[rate.mcs].bitrate;
1650 break;
1651 case MT_PHY_TYPE_HT:
1652 case MT_PHY_TYPE_HT_GF:
1653 if (rate.mcs > 31)
1654 goto out;
1655
1656 rate.flags = RATE_INFO_FLAGS_MCS;
1657 if (wcid->rate.flags & RATE_INFO_FLAGS_SHORT_GI)
1658 rate.flags |= RATE_INFO_FLAGS_SHORT_GI;
1659 break;
1660 case MT_PHY_TYPE_VHT:
1661 if (rate.mcs > 9)
1662 goto out;
1663
1664 rate.flags = RATE_INFO_FLAGS_VHT_MCS;
1665 break;
1666 case MT_PHY_TYPE_HE_SU:
1667 case MT_PHY_TYPE_HE_EXT_SU:
1668 case MT_PHY_TYPE_HE_TB:
1669 case MT_PHY_TYPE_HE_MU:
1670 if (rate.mcs > 11)
1671 goto out;
1672
1673 rate.he_gi = wcid->rate.he_gi;
1674 rate.he_dcm = FIELD_GET(MT_TX_RATE_DCM, txrate);
1675 rate.flags = RATE_INFO_FLAGS_HE_MCS;
1676 break;
1677 default:
1678 goto out;
1679 }
1680
1681 stats->tx_mode[mode]++;
1682
1683 switch (FIELD_GET(MT_TXS0_BW, txs)) {
1684 case IEEE80211_STA_RX_BW_160:
1685 rate.bw = RATE_INFO_BW_160;
1686 stats->tx_bw[3]++;
1687 break;
1688 case IEEE80211_STA_RX_BW_80:
1689 rate.bw = RATE_INFO_BW_80;
1690 stats->tx_bw[2]++;
1691 break;
1692 case IEEE80211_STA_RX_BW_40:
1693 rate.bw = RATE_INFO_BW_40;
1694 stats->tx_bw[1]++;
1695 break;
1696 default:
1697 rate.bw = RATE_INFO_BW_20;
1698 stats->tx_bw[0]++;
1699 break;
1700 }
1701 wcid->rate = rate;
1702
1703out:
1704 mt76_tx_status_skb_done(mdev, skb, &list);
1705
1706out_no_skb:
1707 mt76_tx_status_unlock(mdev, &list);
1708
1709 return !!skb;
1710}
1711
1712static void mt7915_mac_add_txs(struct mt7915_dev *dev, void *data)
1713{
1714 struct mt7915_sta *msta = NULL;
1715 struct mt76_wcid *wcid;
1716 __le32 *txs_data = data;
1717 u16 wcidx;
1718 u8 pid;
1719
1720 if (le32_get_bits(txs_data[0], MT_TXS0_TXS_FORMAT) > 1)
1721 return;
1722
1723 wcidx = le32_get_bits(txs_data[2], MT_TXS2_WCID);
1724 pid = le32_get_bits(txs_data[3], MT_TXS3_PID);
1725
1726 if (pid < MT_PACKET_ID_FIRST)
1727 return;
1728
1729 if (wcidx >= mt7915_wtbl_size(dev))
1730 return;
1731
1732 rcu_read_lock();
1733
1734 wcid = rcu_dereference(dev->mt76.wcid[wcidx]);
1735 if (!wcid)
1736 goto out;
1737
1738 msta = container_of(wcid, struct mt7915_sta, wcid);
1739
1740 mt7915_mac_add_txs_skb(dev, wcid, pid, txs_data, &msta->stats);
1741
1742 if (!wcid->sta)
1743 goto out;
1744
1745 spin_lock_bh(&dev->sta_poll_lock);
1746 if (list_empty(&msta->poll_list))
1747 list_add_tail(&msta->poll_list, &dev->sta_poll_list);
1748 spin_unlock_bh(&dev->sta_poll_lock);
1749
1750out:
1751 rcu_read_unlock();
1752}
1753
1754bool mt7915_rx_check(struct mt76_dev *mdev, void *data, int len)
1755{
1756 struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
1757 __le32 *rxd = (__le32 *)data;
1758 __le32 *end = (__le32 *)&rxd[len / 4];
1759 enum rx_pkt_type type;
1760
1761 type = le32_get_bits(rxd[0], MT_RXD0_PKT_TYPE);
1762
1763 switch (type) {
1764 case PKT_TYPE_TXRX_NOTIFY:
1765 mt7915_mac_tx_free(dev, data, len);
1766 return false;
developer66cd2092022-05-10 15:43:01 +08001767 case PKT_TYPE_TXRX_NOTIFY_V0:
1768 mt7915_mac_tx_free_v0(dev, data, len);
1769 return false;
developerb11a5392022-03-31 00:34:47 +08001770 case PKT_TYPE_TXS:
1771 for (rxd += 2; rxd + 8 <= end; rxd += 8)
1772 mt7915_mac_add_txs(dev, rxd);
1773 return false;
1774 case PKT_TYPE_RX_FW_MONITOR:
1775 mt7915_debugfs_rx_fw_monitor(dev, data, len);
1776 return false;
1777 default:
1778 return true;
1779 }
1780}
1781
1782void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
1783 struct sk_buff *skb)
1784{
1785 struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
1786 __le32 *rxd = (__le32 *)skb->data;
1787 __le32 *end = (__le32 *)&skb->data[skb->len];
1788 enum rx_pkt_type type;
1789
1790 type = le32_get_bits(rxd[0], MT_RXD0_PKT_TYPE);
1791
1792 switch (type) {
1793 case PKT_TYPE_TXRX_NOTIFY:
1794 mt7915_mac_tx_free(dev, skb->data, skb->len);
1795 napi_consume_skb(skb, 1);
1796 break;
developer66cd2092022-05-10 15:43:01 +08001797 case PKT_TYPE_TXRX_NOTIFY_V0:
1798 mt7915_mac_tx_free_v0(dev, skb->data, skb->len);
1799 napi_consume_skb(skb, 1);
1800 break;
developerb11a5392022-03-31 00:34:47 +08001801 case PKT_TYPE_RX_EVENT:
1802 mt7915_mcu_rx_event(dev, skb);
1803 break;
1804 case PKT_TYPE_TXRXV:
1805 mt7915_mac_fill_rx_vector(dev, skb);
1806 break;
1807 case PKT_TYPE_TXS:
1808 for (rxd += 2; rxd + 8 <= end; rxd += 8)
1809 mt7915_mac_add_txs(dev, rxd);
1810 dev_kfree_skb(skb);
1811 break;
1812 case PKT_TYPE_RX_FW_MONITOR:
1813 mt7915_debugfs_rx_fw_monitor(dev, skb->data, skb->len);
1814 dev_kfree_skb(skb);
1815 break;
1816 case PKT_TYPE_NORMAL:
1817 if (!mt7915_mac_fill_rx(dev, skb)) {
1818 mt76_rx(&dev->mt76, q, skb);
1819 return;
1820 }
1821 fallthrough;
1822 default:
1823 dev_kfree_skb(skb);
1824 break;
1825 }
1826}
1827
1828void mt7915_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e)
1829{
1830 if (!e->txwi) {
1831 dev_kfree_skb_any(e->skb);
1832 return;
1833 }
1834
1835 /* error path */
1836 if (e->skb == DMA_DUMMY_DATA) {
1837 struct mt76_txwi_cache *t;
1838 struct mt7915_txp *txp;
1839
1840 txp = mt7915_txwi_to_txp(mdev, e->txwi);
1841 t = mt76_token_put(mdev, le16_to_cpu(txp->token));
1842 e->skb = t ? t->skb : NULL;
1843 }
1844
1845 if (e->skb)
1846 mt76_tx_complete_skb(mdev, e->wcid, e->skb);
1847}
1848
1849void mt7915_mac_cca_stats_reset(struct mt7915_phy *phy)
1850{
1851 struct mt7915_dev *dev = phy->dev;
1852 u32 reg = MT_WF_PHY_RX_CTRL1(phy->band_idx);
1853
1854 mt76_clear(dev, reg, MT_WF_PHY_RX_CTRL1_STSCNT_EN);
1855 mt76_set(dev, reg, BIT(11) | BIT(9));
1856}
1857
1858void mt7915_mac_reset_counters(struct mt7915_phy *phy)
1859{
1860 struct mt7915_dev *dev = phy->dev;
1861 int i;
1862
1863 for (i = 0; i < 4; i++) {
1864 mt76_rr(dev, MT_TX_AGG_CNT(phy->band_idx, i));
1865 mt76_rr(dev, MT_TX_AGG_CNT2(phy->band_idx, i));
1866 }
1867
1868 i = 0;
1869 phy->mt76->survey_time = ktime_get_boottime();
1870 if (phy->band_idx)
1871 i = ARRAY_SIZE(dev->mt76.aggr_stats) / 2;
1872
1873 memset(&dev->mt76.aggr_stats[i], 0, sizeof(dev->mt76.aggr_stats) / 2);
1874
1875 /* reset airtime counters */
1876 mt76_set(dev, MT_WF_RMAC_MIB_AIRTIME0(phy->band_idx),
1877 MT_WF_RMAC_MIB_RXTIME_CLR);
1878
1879 mt7915_mcu_get_chan_mib_info(phy, true);
1880}
1881
1882void mt7915_mac_set_timing(struct mt7915_phy *phy)
1883{
1884 s16 coverage_class = phy->coverage_class;
1885 struct mt7915_dev *dev = phy->dev;
1886 struct mt7915_phy *ext_phy = mt7915_ext_phy(dev);
1887 u32 val, reg_offset;
1888 u32 cck = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 231) |
1889 FIELD_PREP(MT_TIMEOUT_VAL_CCA, 48);
1890 u32 ofdm = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 60) |
1891 FIELD_PREP(MT_TIMEOUT_VAL_CCA, 28);
1892 int offset;
1893 bool a_band = !(phy->mt76->chandef.chan->band == NL80211_BAND_2GHZ);
1894
1895 if (!test_bit(MT76_STATE_RUNNING, &phy->mt76->state))
1896 return;
1897
1898 if (ext_phy)
1899 coverage_class = max_t(s16, dev->phy.coverage_class,
1900 ext_phy->coverage_class);
1901
1902 mt76_set(dev, MT_ARB_SCR(phy->band_idx),
1903 MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1904 udelay(1);
1905
1906 offset = 3 * coverage_class;
1907 reg_offset = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, offset) |
1908 FIELD_PREP(MT_TIMEOUT_VAL_CCA, offset);
1909
1910 mt76_wr(dev, MT_TMAC_CDTR(phy->band_idx), cck + reg_offset);
1911 mt76_wr(dev, MT_TMAC_ODTR(phy->band_idx), ofdm + reg_offset);
1912 mt76_wr(dev, MT_TMAC_ICR0(phy->band_idx),
1913 FIELD_PREP(MT_IFS_EIFS_OFDM, a_band ? 84 : 78) |
1914 FIELD_PREP(MT_IFS_RIFS, 2) |
1915 FIELD_PREP(MT_IFS_SIFS, 10) |
1916 FIELD_PREP(MT_IFS_SLOT, phy->slottime));
1917
1918 mt76_wr(dev, MT_TMAC_ICR1(phy->band_idx),
1919 FIELD_PREP(MT_IFS_EIFS_CCK, 314));
1920
1921 if (phy->slottime < 20 || a_band)
1922 val = MT7915_CFEND_RATE_DEFAULT;
1923 else
1924 val = MT7915_CFEND_RATE_11B;
1925
1926 mt76_rmw_field(dev, MT_AGG_ACR0(phy->band_idx), MT_AGG_ACR_CFEND_RATE, val);
1927 mt76_clear(dev, MT_ARB_SCR(phy->band_idx),
1928 MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1929}
1930
1931void mt7915_mac_enable_nf(struct mt7915_dev *dev, bool ext_phy)
1932{
1933 u32 reg;
1934
1935 reg = is_mt7915(&dev->mt76) ? MT_WF_PHY_RXTD12(ext_phy) :
1936 MT_WF_PHY_RXTD12_MT7916(ext_phy);
1937 mt76_set(dev, reg,
1938 MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY |
1939 MT_WF_PHY_RXTD12_IRPI_SW_CLR);
1940
1941 reg = is_mt7915(&dev->mt76) ? MT_WF_PHY_RX_CTRL1(ext_phy) :
1942 MT_WF_PHY_RX_CTRL1_MT7916(ext_phy);
1943 mt76_set(dev, reg, FIELD_PREP(MT_WF_PHY_RX_CTRL1_IPI_EN, 0x5));
1944}
1945
1946static u8
1947mt7915_phy_get_nf(struct mt7915_phy *phy, int idx)
1948{
1949 static const u8 nf_power[] = { 92, 89, 86, 83, 80, 75, 70, 65, 60, 55, 52 };
1950 struct mt7915_dev *dev = phy->dev;
1951 u32 val, sum = 0, n = 0;
1952 int nss, i;
1953
1954 for (nss = 0; nss < hweight8(phy->mt76->chainmask); nss++) {
1955 u32 reg = is_mt7915(&dev->mt76) ?
1956 MT_WF_IRPI_NSS(0, nss + (idx << dev->dbdc_support)) :
1957 MT_WF_IRPI_NSS_MT7916(idx, nss);
1958
1959 for (i = 0; i < ARRAY_SIZE(nf_power); i++, reg += 4) {
1960 val = mt76_rr(dev, reg);
1961 sum += val * nf_power[i];
1962 n += val;
1963 }
1964 }
1965
1966 if (!n)
1967 return 0;
1968
1969 return sum / n;
1970}
1971
1972void mt7915_update_channel(struct mt76_phy *mphy)
1973{
1974 struct mt7915_phy *phy = (struct mt7915_phy *)mphy->priv;
1975 struct mt76_channel_state *state = mphy->chan_state;
1976 int nf;
1977
1978 mt7915_mcu_get_chan_mib_info(phy, false);
1979
1980 nf = mt7915_phy_get_nf(phy, phy->band_idx);
1981 if (!phy->noise)
1982 phy->noise = nf << 4;
1983 else if (nf)
1984 phy->noise += nf - (phy->noise >> 4);
1985
1986 state->noise = -(phy->noise >> 4);
1987}
1988
1989static bool
1990mt7915_wait_reset_state(struct mt7915_dev *dev, u32 state)
1991{
1992 bool ret;
1993
1994 ret = wait_event_timeout(dev->reset_wait,
1995 (READ_ONCE(dev->reset_state) & state),
1996 MT7915_RESET_TIMEOUT);
1997
1998 WARN(!ret, "Timeout waiting for MCU reset state %x\n", state);
1999 return ret;
2000}
2001
2002static void
2003mt7915_update_vif_beacon(void *priv, u8 *mac, struct ieee80211_vif *vif)
2004{
2005 struct ieee80211_hw *hw = priv;
2006
2007 switch (vif->type) {
2008 case NL80211_IFTYPE_MESH_POINT:
2009 case NL80211_IFTYPE_ADHOC:
2010 case NL80211_IFTYPE_AP:
2011 mt7915_mcu_add_beacon(hw, vif, vif->bss_conf.enable_beacon);
2012 break;
2013 default:
2014 break;
2015 }
2016}
2017
2018static void
2019mt7915_update_beacons(struct mt7915_dev *dev)
2020{
2021 ieee80211_iterate_active_interfaces(dev->mt76.hw,
2022 IEEE80211_IFACE_ITER_RESUME_ALL,
2023 mt7915_update_vif_beacon, dev->mt76.hw);
2024
2025 if (!dev->mt76.phy2)
2026 return;
2027
2028 ieee80211_iterate_active_interfaces(dev->mt76.phy2->hw,
2029 IEEE80211_IFACE_ITER_RESUME_ALL,
2030 mt7915_update_vif_beacon, dev->mt76.phy2->hw);
2031}
2032
2033static void
2034mt7915_dma_reset(struct mt7915_dev *dev)
2035{
2036 struct mt76_phy *mphy_ext = dev->mt76.phy2;
2037 u32 hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
2038 int i;
2039
2040 mt76_clear(dev, MT_WFDMA0_GLO_CFG,
2041 MT_WFDMA0_GLO_CFG_TX_DMA_EN |
2042 MT_WFDMA0_GLO_CFG_RX_DMA_EN);
2043
2044 if (is_mt7915(&dev->mt76))
2045 mt76_clear(dev, MT_WFDMA1_GLO_CFG,
2046 MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2047 MT_WFDMA1_GLO_CFG_RX_DMA_EN);
2048 if (dev->hif2) {
2049 mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
2050 MT_WFDMA0_GLO_CFG_TX_DMA_EN |
2051 MT_WFDMA0_GLO_CFG_RX_DMA_EN);
2052
2053 if (is_mt7915(&dev->mt76))
2054 mt76_clear(dev, MT_WFDMA1_GLO_CFG + hif1_ofs,
2055 MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2056 MT_WFDMA1_GLO_CFG_RX_DMA_EN);
2057 }
2058
2059 usleep_range(1000, 2000);
2060
2061 for (i = 0; i < __MT_TXQ_MAX; i++) {
2062 mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
2063 if (mphy_ext)
2064 mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[i], true);
2065 }
2066
2067 for (i = 0; i < __MT_MCUQ_MAX; i++)
2068 mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[i], true);
2069
2070 mt76_for_each_q_rx(&dev->mt76, i)
2071 mt76_queue_rx_reset(dev, i);
2072
2073 mt76_tx_status_check(&dev->mt76, true);
2074
2075 /* re-init prefetch settings after reset */
2076 mt7915_dma_prefetch(dev);
2077
2078 mt76_set(dev, MT_WFDMA0_GLO_CFG,
2079 MT_WFDMA0_GLO_CFG_TX_DMA_EN | MT_WFDMA0_GLO_CFG_RX_DMA_EN);
2080 if (is_mt7915(&dev->mt76))
2081 mt76_set(dev, MT_WFDMA1_GLO_CFG,
2082 MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2083 MT_WFDMA1_GLO_CFG_RX_DMA_EN |
2084 MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
2085 MT_WFDMA1_GLO_CFG_OMIT_RX_INFO);
2086 if (dev->hif2) {
2087 mt76_set(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
2088 MT_WFDMA0_GLO_CFG_TX_DMA_EN |
2089 MT_WFDMA0_GLO_CFG_RX_DMA_EN);
2090
2091 if (is_mt7915(&dev->mt76))
2092 mt76_set(dev, MT_WFDMA1_GLO_CFG + hif1_ofs,
2093 MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2094 MT_WFDMA1_GLO_CFG_RX_DMA_EN |
2095 MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
2096 MT_WFDMA1_GLO_CFG_OMIT_RX_INFO);
2097 }
2098}
2099
2100void mt7915_tx_token_put(struct mt7915_dev *dev)
2101{
2102 struct mt76_txwi_cache *txwi;
2103 int id;
2104
2105 spin_lock_bh(&dev->mt76.token_lock);
2106 idr_for_each_entry(&dev->mt76.token, txwi, id) {
2107 mt7915_txwi_free(dev, txwi, NULL, NULL);
2108 dev->mt76.token_count--;
2109 }
2110 spin_unlock_bh(&dev->mt76.token_lock);
2111 idr_destroy(&dev->mt76.token);
2112}
2113
2114/* system error recovery */
2115void mt7915_mac_reset_work(struct work_struct *work)
2116{
2117 struct mt7915_phy *phy2;
2118 struct mt76_phy *ext_phy;
2119 struct mt7915_dev *dev;
2120
2121 dev = container_of(work, struct mt7915_dev, reset_work);
2122 ext_phy = dev->mt76.phy2;
2123 phy2 = ext_phy ? ext_phy->priv : NULL;
2124
2125 if (!(READ_ONCE(dev->reset_state) & MT_MCU_CMD_STOP_DMA))
2126 return;
2127
2128 ieee80211_stop_queues(mt76_hw(dev));
2129 if (ext_phy)
2130 ieee80211_stop_queues(ext_phy->hw);
2131
2132 set_bit(MT76_RESET, &dev->mphy.state);
2133 set_bit(MT76_MCU_RESET, &dev->mphy.state);
2134 wake_up(&dev->mt76.mcu.wait);
2135 cancel_delayed_work_sync(&dev->mphy.mac_work);
2136 if (phy2) {
2137 set_bit(MT76_RESET, &phy2->mt76->state);
2138 cancel_delayed_work_sync(&phy2->mt76->mac_work);
2139 }
2140 mt76_worker_disable(&dev->mt76.tx_worker);
2141 napi_disable(&dev->mt76.napi[0]);
2142 napi_disable(&dev->mt76.napi[1]);
2143 napi_disable(&dev->mt76.napi[2]);
2144 napi_disable(&dev->mt76.tx_napi);
2145
2146 mutex_lock(&dev->mt76.mutex);
2147
2148 mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_DMA_STOPPED);
2149
2150 if (mt7915_wait_reset_state(dev, MT_MCU_CMD_RESET_DONE)) {
2151 mt7915_dma_reset(dev);
2152
2153 mt7915_tx_token_put(dev);
2154 idr_init(&dev->mt76.token);
2155
2156 mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_DMA_INIT);
2157 mt7915_wait_reset_state(dev, MT_MCU_CMD_RECOVERY_DONE);
2158 }
2159
2160 clear_bit(MT76_MCU_RESET, &dev->mphy.state);
2161 clear_bit(MT76_RESET, &dev->mphy.state);
2162 if (phy2)
2163 clear_bit(MT76_RESET, &phy2->mt76->state);
2164
2165 local_bh_disable();
2166 napi_enable(&dev->mt76.napi[0]);
2167 napi_schedule(&dev->mt76.napi[0]);
2168
2169 napi_enable(&dev->mt76.napi[1]);
2170 napi_schedule(&dev->mt76.napi[1]);
2171
2172 napi_enable(&dev->mt76.napi[2]);
2173 napi_schedule(&dev->mt76.napi[2]);
2174 local_bh_enable();
2175
2176 tasklet_schedule(&dev->irq_tasklet);
2177
2178 mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_RESET_DONE);
2179 mt7915_wait_reset_state(dev, MT_MCU_CMD_NORMAL_STATE);
2180
2181 mt76_worker_enable(&dev->mt76.tx_worker);
2182
2183 napi_enable(&dev->mt76.tx_napi);
2184 napi_schedule(&dev->mt76.tx_napi);
2185
2186 ieee80211_wake_queues(mt76_hw(dev));
2187 if (ext_phy)
2188 ieee80211_wake_queues(ext_phy->hw);
2189
2190 mutex_unlock(&dev->mt76.mutex);
2191
2192 mt7915_update_beacons(dev);
2193
2194 ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mphy.mac_work,
2195 MT7915_WATCHDOG_TIME);
2196 if (phy2)
2197 ieee80211_queue_delayed_work(ext_phy->hw,
2198 &phy2->mt76->mac_work,
2199 MT7915_WATCHDOG_TIME);
2200}
2201
2202void mt7915_mac_update_stats(struct mt7915_phy *phy)
2203{
2204 struct mt7915_dev *dev = phy->dev;
2205 struct mib_stats *mib = &phy->mib;
2206 int i, aggr0, aggr1, cnt;
2207 u32 val;
2208
2209 cnt = mt76_rr(dev, MT_MIB_SDR3(phy->band_idx));
2210 mib->fcs_err_cnt += is_mt7915(&dev->mt76) ? FIELD_GET(MT_MIB_SDR3_FCS_ERR_MASK, cnt) :
2211 FIELD_GET(MT_MIB_SDR3_FCS_ERR_MASK_MT7916, cnt);
2212
2213 cnt = mt76_rr(dev, MT_MIB_SDR4(phy->band_idx));
2214 mib->rx_fifo_full_cnt += FIELD_GET(MT_MIB_SDR4_RX_FIFO_FULL_MASK, cnt);
2215
2216 cnt = mt76_rr(dev, MT_MIB_SDR5(phy->band_idx));
2217 mib->rx_mpdu_cnt += cnt;
2218
2219 cnt = mt76_rr(dev, MT_MIB_SDR6(phy->band_idx));
2220 mib->channel_idle_cnt += FIELD_GET(MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK, cnt);
2221
2222 cnt = mt76_rr(dev, MT_MIB_SDR7(phy->band_idx));
2223 mib->rx_vector_mismatch_cnt += FIELD_GET(MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK, cnt);
2224
2225 cnt = mt76_rr(dev, MT_MIB_SDR8(phy->band_idx));
2226 mib->rx_delimiter_fail_cnt += FIELD_GET(MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK, cnt);
2227
2228 cnt = mt76_rr(dev, MT_MIB_SDR11(phy->band_idx));
2229 mib->rx_len_mismatch_cnt += FIELD_GET(MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK, cnt);
2230
2231 cnt = mt76_rr(dev, MT_MIB_SDR12(phy->band_idx));
2232 mib->tx_ampdu_cnt += cnt;
2233
2234 cnt = mt76_rr(dev, MT_MIB_SDR13(phy->band_idx));
2235 mib->tx_stop_q_empty_cnt += FIELD_GET(MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK, cnt);
2236
2237 cnt = mt76_rr(dev, MT_MIB_SDR14(phy->band_idx));
2238 mib->tx_mpdu_attempts_cnt += is_mt7915(&dev->mt76) ?
2239 FIELD_GET(MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK, cnt) :
2240 FIELD_GET(MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916, cnt);
2241
2242 cnt = mt76_rr(dev, MT_MIB_SDR15(phy->band_idx));
2243 mib->tx_mpdu_success_cnt += is_mt7915(&dev->mt76) ?
2244 FIELD_GET(MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK, cnt) :
2245 FIELD_GET(MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916, cnt);
2246
2247 cnt = mt76_rr(dev, MT_MIB_SDR22(phy->band_idx));
2248 mib->rx_ampdu_cnt += cnt;
2249
2250 cnt = mt76_rr(dev, MT_MIB_SDR23(phy->band_idx));
2251 mib->rx_ampdu_bytes_cnt += cnt;
2252
2253 cnt = mt76_rr(dev, MT_MIB_SDR24(phy->band_idx));
2254 mib->rx_ampdu_valid_subframe_cnt += is_mt7915(&dev->mt76) ?
2255 FIELD_GET(MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK, cnt) :
2256 FIELD_GET(MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916, cnt);
2257
2258 cnt = mt76_rr(dev, MT_MIB_SDR25(phy->band_idx));
2259 mib->rx_ampdu_valid_subframe_bytes_cnt += cnt;
2260
2261 cnt = mt76_rr(dev, MT_MIB_SDR27(phy->band_idx));
2262 mib->tx_rwp_fail_cnt += FIELD_GET(MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK, cnt);
2263
2264 cnt = mt76_rr(dev, MT_MIB_SDR28(phy->band_idx));
2265 mib->tx_rwp_need_cnt += FIELD_GET(MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK, cnt);
2266
2267 cnt = mt76_rr(dev, MT_MIB_SDR29(phy->band_idx));
2268 mib->rx_pfdrop_cnt += is_mt7915(&dev->mt76) ?
2269 FIELD_GET(MT_MIB_SDR29_RX_PFDROP_CNT_MASK, cnt) :
2270 FIELD_GET(MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916, cnt);
2271
2272 cnt = mt76_rr(dev, MT_MIB_SDRVEC(phy->band_idx));
2273 mib->rx_vec_queue_overflow_drop_cnt += is_mt7915(&dev->mt76) ?
2274 FIELD_GET(MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK, cnt) :
2275 FIELD_GET(MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916, cnt);
2276
2277 cnt = mt76_rr(dev, MT_MIB_SDR31(phy->band_idx));
2278 mib->rx_ba_cnt += cnt;
2279
2280 cnt = mt76_rr(dev, MT_MIB_SDRMUBF(phy->band_idx));
2281 mib->tx_bf_cnt += FIELD_GET(MT_MIB_MU_BF_TX_CNT, cnt);
2282
2283 cnt = mt76_rr(dev, MT_MIB_DR8(phy->band_idx));
2284 mib->tx_mu_mpdu_cnt += cnt;
2285
2286 cnt = mt76_rr(dev, MT_MIB_DR9(phy->band_idx));
2287 mib->tx_mu_acked_mpdu_cnt += cnt;
2288
2289 cnt = mt76_rr(dev, MT_MIB_DR11(phy->band_idx));
2290 mib->tx_su_acked_mpdu_cnt += cnt;
2291
2292 cnt = mt76_rr(dev, MT_ETBF_PAR_RPT0(phy->band_idx));
2293 mib->tx_bf_rx_fb_bw = FIELD_GET(MT_ETBF_PAR_RPT0_FB_BW, cnt);
2294 mib->tx_bf_rx_fb_nc_cnt += FIELD_GET(MT_ETBF_PAR_RPT0_FB_NC, cnt);
2295 mib->tx_bf_rx_fb_nr_cnt += FIELD_GET(MT_ETBF_PAR_RPT0_FB_NR, cnt);
2296
2297 for (i = 0; i < ARRAY_SIZE(mib->tx_amsdu); i++) {
2298 cnt = mt76_rr(dev, MT_PLE_AMSDU_PACK_MSDU_CNT(i));
2299 mib->tx_amsdu[i] += cnt;
2300 mib->tx_amsdu_cnt += cnt;
2301 }
2302
2303 aggr0 = phy->band_idx ? ARRAY_SIZE(dev->mt76.aggr_stats) / 2 : 0;
2304 if (is_mt7915(&dev->mt76)) {
2305 for (i = 0, aggr1 = aggr0 + 4; i < 4; i++) {
2306 val = mt76_rr(dev, MT_MIB_MB_SDR1(phy->band_idx, (i << 4)));
2307 mib->ba_miss_cnt += FIELD_GET(MT_MIB_BA_MISS_COUNT_MASK, val);
2308 mib->ack_fail_cnt +=
2309 FIELD_GET(MT_MIB_ACK_FAIL_COUNT_MASK, val);
2310
2311 val = mt76_rr(dev, MT_MIB_MB_SDR0(phy->band_idx, (i << 4)));
2312 mib->rts_cnt += FIELD_GET(MT_MIB_RTS_COUNT_MASK, val);
2313 mib->rts_retries_cnt +=
2314 FIELD_GET(MT_MIB_RTS_RETRIES_COUNT_MASK, val);
2315
2316 val = mt76_rr(dev, MT_TX_AGG_CNT(phy->band_idx, i));
2317 dev->mt76.aggr_stats[aggr0++] += val & 0xffff;
2318 dev->mt76.aggr_stats[aggr0++] += val >> 16;
2319
2320 val = mt76_rr(dev, MT_TX_AGG_CNT2(phy->band_idx, i));
2321 dev->mt76.aggr_stats[aggr1++] += val & 0xffff;
2322 dev->mt76.aggr_stats[aggr1++] += val >> 16;
2323 }
2324
2325 cnt = mt76_rr(dev, MT_MIB_SDR32(phy->band_idx));
2326 mib->tx_pkt_ebf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
2327
2328 cnt = mt76_rr(dev, MT_MIB_SDR33(phy->band_idx));
2329 mib->tx_pkt_ibf_cnt += FIELD_GET(MT_MIB_SDR33_TX_PKT_IBF_CNT, cnt);
2330
2331 cnt = mt76_rr(dev, MT_ETBF_TX_APP_CNT(phy->band_idx));
2332 mib->tx_bf_ibf_ppdu_cnt += FIELD_GET(MT_ETBF_TX_IBF_CNT, cnt);
2333 mib->tx_bf_ebf_ppdu_cnt += FIELD_GET(MT_ETBF_TX_EBF_CNT, cnt);
2334
2335 cnt = mt76_rr(dev, MT_ETBF_TX_NDP_BFRP(phy->band_idx));
2336 mib->tx_bf_fb_cpl_cnt += FIELD_GET(MT_ETBF_TX_FB_CPL, cnt);
2337 mib->tx_bf_fb_trig_cnt += FIELD_GET(MT_ETBF_TX_FB_TRI, cnt);
2338
2339 cnt = mt76_rr(dev, MT_ETBF_RX_FB_CNT(phy->band_idx));
2340 mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_ETBF_RX_FB_ALL, cnt);
2341 mib->tx_bf_rx_fb_he_cnt += FIELD_GET(MT_ETBF_RX_FB_HE, cnt);
2342 mib->tx_bf_rx_fb_vht_cnt += FIELD_GET(MT_ETBF_RX_FB_VHT, cnt);
2343 mib->tx_bf_rx_fb_ht_cnt += FIELD_GET(MT_ETBF_RX_FB_HT, cnt);
2344 } else {
2345 for (i = 0; i < 2; i++) {
2346 /* rts count */
2347 val = mt76_rr(dev, MT_MIB_MB_SDR0(phy->band_idx, (i << 2)));
2348 mib->rts_cnt += FIELD_GET(GENMASK(15, 0), val);
2349 mib->rts_cnt += FIELD_GET(GENMASK(31, 16), val);
2350
2351 /* rts retry count */
2352 val = mt76_rr(dev, MT_MIB_MB_SDR1(phy->band_idx, (i << 2)));
2353 mib->rts_retries_cnt += FIELD_GET(GENMASK(15, 0), val);
2354 mib->rts_retries_cnt += FIELD_GET(GENMASK(31, 16), val);
2355
2356 /* ba miss count */
2357 val = mt76_rr(dev, MT_MIB_MB_SDR2(phy->band_idx, (i << 2)));
2358 mib->ba_miss_cnt += FIELD_GET(GENMASK(15, 0), val);
2359 mib->ba_miss_cnt += FIELD_GET(GENMASK(31, 16), val);
2360
2361 /* ack fail count */
2362 val = mt76_rr(dev, MT_MIB_MB_BFTF(phy->band_idx, (i << 2)));
2363 mib->ack_fail_cnt += FIELD_GET(GENMASK(15, 0), val);
2364 mib->ack_fail_cnt += FIELD_GET(GENMASK(31, 16), val);
2365 }
2366
2367 for (i = 0; i < 8; i++) {
2368 val = mt76_rr(dev, MT_TX_AGG_CNT(phy->band_idx, i));
2369 dev->mt76.aggr_stats[aggr0++] += FIELD_GET(GENMASK(15, 0), val);
2370 dev->mt76.aggr_stats[aggr0++] += FIELD_GET(GENMASK(31, 16), val);
2371 }
2372
2373 cnt = mt76_rr(dev, MT_MIB_SDR32(phy->band_idx));
2374 mib->tx_pkt_ibf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_IBF_CNT, cnt);
2375 mib->tx_bf_ibf_ppdu_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_IBF_CNT, cnt);
2376 mib->tx_pkt_ebf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
2377 mib->tx_bf_ebf_ppdu_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
2378
2379 cnt = mt76_rr(dev, MT_MIB_BFCR7(phy->band_idx));
2380 mib->tx_bf_fb_cpl_cnt += FIELD_GET(MT_MIB_BFCR7_BFEE_TX_FB_CPL, cnt);
2381
2382 cnt = mt76_rr(dev, MT_MIB_BFCR2(phy->band_idx));
2383 mib->tx_bf_fb_trig_cnt += FIELD_GET(MT_MIB_BFCR2_BFEE_TX_FB_TRIG, cnt);
2384
2385 cnt = mt76_rr(dev, MT_MIB_BFCR0(phy->band_idx));
2386 mib->tx_bf_rx_fb_vht_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_VHT, cnt);
2387 mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_VHT, cnt);
2388 mib->tx_bf_rx_fb_ht_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_HT, cnt);
2389 mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_HT, cnt);
2390
2391 cnt = mt76_rr(dev, MT_MIB_BFCR1(phy->band_idx));
2392 mib->tx_bf_rx_fb_he_cnt += FIELD_GET(MT_MIB_BFCR1_RX_FB_HE, cnt);
2393 mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR1_RX_FB_HE, cnt);
2394 }
2395}
2396
2397void mt7915_mac_sta_rc_work(struct work_struct *work)
2398{
2399 struct mt7915_dev *dev = container_of(work, struct mt7915_dev, rc_work);
2400 struct ieee80211_sta *sta;
2401 struct ieee80211_vif *vif;
2402 struct mt7915_sta *msta;
2403 u32 changed;
2404 LIST_HEAD(list);
2405
2406 spin_lock_bh(&dev->sta_poll_lock);
2407 list_splice_init(&dev->sta_rc_list, &list);
2408
2409 while (!list_empty(&list)) {
2410 msta = list_first_entry(&list, struct mt7915_sta, rc_list);
2411 list_del_init(&msta->rc_list);
2412 changed = msta->changed;
2413 msta->changed = 0;
2414 spin_unlock_bh(&dev->sta_poll_lock);
2415
2416 sta = container_of((void *)msta, struct ieee80211_sta, drv_priv);
2417 vif = container_of((void *)msta->vif, struct ieee80211_vif, drv_priv);
2418
2419 if (changed & (IEEE80211_RC_SUPP_RATES_CHANGED |
2420 IEEE80211_RC_NSS_CHANGED |
2421 IEEE80211_RC_BW_CHANGED))
2422 mt7915_mcu_add_rate_ctrl(dev, vif, sta, true);
2423
2424 if (changed & IEEE80211_RC_SMPS_CHANGED)
2425 mt7915_mcu_add_smps(dev, vif, sta);
2426
2427 spin_lock_bh(&dev->sta_poll_lock);
2428 }
2429
2430 spin_unlock_bh(&dev->sta_poll_lock);
2431}
2432
2433void mt7915_mac_work(struct work_struct *work)
2434{
2435 struct mt7915_phy *phy;
2436 struct mt76_phy *mphy;
2437
2438 mphy = (struct mt76_phy *)container_of(work, struct mt76_phy,
2439 mac_work.work);
2440 phy = mphy->priv;
2441
2442 mutex_lock(&mphy->dev->mutex);
2443
2444 mt76_update_survey(mphy);
2445 if (++mphy->mac_work_count == 5) {
2446 mphy->mac_work_count = 0;
2447
2448 mt7915_mac_update_stats(phy);
2449 }
2450
2451 mutex_unlock(&mphy->dev->mutex);
2452
2453 mt76_tx_status_check(mphy->dev, false);
2454
2455 ieee80211_queue_delayed_work(mphy->hw, &mphy->mac_work,
2456 MT7915_WATCHDOG_TIME);
2457}
2458
2459static void mt7915_dfs_stop_radar_detector(struct mt7915_phy *phy)
2460{
2461 struct mt7915_dev *dev = phy->dev;
2462
2463 if (phy->rdd_state & BIT(0))
2464 mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_STOP, 0,
2465 MT_RX_SEL0, 0);
2466 if (phy->rdd_state & BIT(1))
2467 mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_STOP, 1,
2468 MT_RX_SEL0, 0);
2469}
2470
2471static int mt7915_dfs_start_rdd(struct mt7915_dev *dev, int chain)
2472{
2473 int err, region;
2474
2475 switch (dev->mt76.region) {
2476 case NL80211_DFS_ETSI:
2477 region = 0;
2478 break;
2479 case NL80211_DFS_JP:
2480 region = 2;
2481 break;
2482 case NL80211_DFS_FCC:
2483 default:
2484 region = 1;
2485 break;
2486 }
2487
2488 err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_START, chain,
2489 MT_RX_SEL0, region);
2490 if (err < 0)
2491 return err;
2492
2493 return mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_DET_MODE, chain,
2494 MT_RX_SEL0, 1);
2495}
2496
2497static int mt7915_dfs_start_radar_detector(struct mt7915_phy *phy)
2498{
2499 struct cfg80211_chan_def *chandef = &phy->mt76->chandef;
2500 struct mt7915_dev *dev = phy->dev;
2501 int err;
2502
2503 /* start CAC */
2504 err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_CAC_START, phy->band_idx,
2505 MT_RX_SEL0, 0);
2506 if (err < 0)
2507 return err;
2508
2509 err = mt7915_dfs_start_rdd(dev, phy->band_idx);
2510 if (err < 0)
2511 return err;
2512
2513 phy->rdd_state |= BIT(phy->band_idx);
2514
2515 if (!is_mt7915(&dev->mt76))
2516 return 0;
2517
2518 if (chandef->width == NL80211_CHAN_WIDTH_160 ||
2519 chandef->width == NL80211_CHAN_WIDTH_80P80) {
2520 err = mt7915_dfs_start_rdd(dev, 1);
2521 if (err < 0)
2522 return err;
2523
2524 phy->rdd_state |= BIT(1);
2525 }
2526
2527 return 0;
2528}
2529
2530static int
2531mt7915_dfs_init_radar_specs(struct mt7915_phy *phy)
2532{
2533 const struct mt7915_dfs_radar_spec *radar_specs;
2534 struct mt7915_dev *dev = phy->dev;
2535 int err, i;
2536
2537 switch (dev->mt76.region) {
2538 case NL80211_DFS_FCC:
2539 radar_specs = &fcc_radar_specs;
2540 err = mt7915_mcu_set_fcc5_lpn(dev, 8);
2541 if (err < 0)
2542 return err;
2543 break;
2544 case NL80211_DFS_ETSI:
2545 radar_specs = &etsi_radar_specs;
2546 break;
2547 case NL80211_DFS_JP:
2548 radar_specs = &jp_radar_specs;
2549 break;
2550 default:
2551 return -EINVAL;
2552 }
2553
2554 for (i = 0; i < ARRAY_SIZE(radar_specs->radar_pattern); i++) {
2555 err = mt7915_mcu_set_radar_th(dev, i,
2556 &radar_specs->radar_pattern[i]);
2557 if (err < 0)
2558 return err;
2559 }
2560
2561 return mt7915_mcu_set_pulse_th(dev, &radar_specs->pulse_th);
2562}
2563
2564int mt7915_dfs_init_radar_detector(struct mt7915_phy *phy)
2565{
2566 struct mt7915_dev *dev = phy->dev;
2567 enum mt76_dfs_state dfs_state, prev_state;
2568 int err;
2569
2570 prev_state = phy->mt76->dfs_state;
2571 dfs_state = mt76_phy_dfs_state(phy->mt76);
2572
2573 if (prev_state == dfs_state)
2574 return 0;
2575
2576 if (prev_state == MT_DFS_STATE_UNKNOWN)
2577 mt7915_dfs_stop_radar_detector(phy);
2578
2579 if (dfs_state == MT_DFS_STATE_DISABLED)
2580 goto stop;
2581
2582 if (prev_state <= MT_DFS_STATE_DISABLED) {
2583 err = mt7915_dfs_init_radar_specs(phy);
2584 if (err < 0)
2585 return err;
2586
2587 err = mt7915_dfs_start_radar_detector(phy);
2588 if (err < 0)
2589 return err;
2590
2591 phy->mt76->dfs_state = MT_DFS_STATE_CAC;
2592 }
2593
2594 if (dfs_state == MT_DFS_STATE_CAC)
2595 return 0;
2596
2597 err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_CAC_END,
2598 phy->band_idx, MT_RX_SEL0, 0);
2599 if (err < 0) {
2600 phy->mt76->dfs_state = MT_DFS_STATE_UNKNOWN;
2601 return err;
2602 }
2603
2604 phy->mt76->dfs_state = MT_DFS_STATE_ACTIVE;
2605 return 0;
2606
2607stop:
2608 err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_NORMAL_START,
2609 phy->band_idx, MT_RX_SEL0, 0);
2610 if (err < 0)
2611 return err;
2612
2613 mt7915_dfs_stop_radar_detector(phy);
2614 phy->mt76->dfs_state = MT_DFS_STATE_DISABLED;
2615
2616 return 0;
2617}
2618
2619static int
2620mt7915_mac_twt_duration_align(int duration)
2621{
2622 return duration << 8;
2623}
2624
2625static u64
2626mt7915_mac_twt_sched_list_add(struct mt7915_dev *dev,
2627 struct mt7915_twt_flow *flow)
2628{
2629 struct mt7915_twt_flow *iter, *iter_next;
2630 u32 duration = flow->duration << 8;
2631 u64 start_tsf;
2632
2633 iter = list_first_entry_or_null(&dev->twt_list,
2634 struct mt7915_twt_flow, list);
2635 if (!iter || !iter->sched || iter->start_tsf > duration) {
2636 /* add flow as first entry in the list */
2637 list_add(&flow->list, &dev->twt_list);
2638 return 0;
2639 }
2640
2641 list_for_each_entry_safe(iter, iter_next, &dev->twt_list, list) {
2642 start_tsf = iter->start_tsf +
2643 mt7915_mac_twt_duration_align(iter->duration);
2644 if (list_is_last(&iter->list, &dev->twt_list))
2645 break;
2646
2647 if (!iter_next->sched ||
2648 iter_next->start_tsf > start_tsf + duration) {
2649 list_add(&flow->list, &iter->list);
2650 goto out;
2651 }
2652 }
2653
2654 /* add flow as last entry in the list */
2655 list_add_tail(&flow->list, &dev->twt_list);
2656out:
2657 return start_tsf;
2658}
2659
2660static int mt7915_mac_check_twt_req(struct ieee80211_twt_setup *twt)
2661{
2662 struct ieee80211_twt_params *twt_agrt;
2663 u64 interval, duration;
2664 u16 mantissa;
2665 u8 exp;
2666
2667 /* only individual agreement supported */
2668 if (twt->control & IEEE80211_TWT_CONTROL_NEG_TYPE_BROADCAST)
2669 return -EOPNOTSUPP;
2670
2671 /* only 256us unit supported */
2672 if (twt->control & IEEE80211_TWT_CONTROL_WAKE_DUR_UNIT)
2673 return -EOPNOTSUPP;
2674
2675 twt_agrt = (struct ieee80211_twt_params *)twt->params;
2676
2677 /* explicit agreement not supported */
2678 if (!(twt_agrt->req_type & cpu_to_le16(IEEE80211_TWT_REQTYPE_IMPLICIT)))
2679 return -EOPNOTSUPP;
2680
2681 exp = FIELD_GET(IEEE80211_TWT_REQTYPE_WAKE_INT_EXP,
2682 le16_to_cpu(twt_agrt->req_type));
2683 mantissa = le16_to_cpu(twt_agrt->mantissa);
2684 duration = twt_agrt->min_twt_dur << 8;
2685
2686 interval = (u64)mantissa << exp;
2687 if (interval < duration)
2688 return -EOPNOTSUPP;
2689
2690 return 0;
2691}
2692
2693void mt7915_mac_add_twt_setup(struct ieee80211_hw *hw,
2694 struct ieee80211_sta *sta,
2695 struct ieee80211_twt_setup *twt)
2696{
2697 enum ieee80211_twt_setup_cmd setup_cmd = TWT_SETUP_CMD_REJECT;
2698 struct mt7915_sta *msta = (struct mt7915_sta *)sta->drv_priv;
2699 struct ieee80211_twt_params *twt_agrt = (void *)twt->params;
2700 u16 req_type = le16_to_cpu(twt_agrt->req_type);
2701 enum ieee80211_twt_setup_cmd sta_setup_cmd;
2702 struct mt7915_dev *dev = mt7915_hw_dev(hw);
2703 struct mt7915_twt_flow *flow;
2704 int flowid, table_id;
2705 u8 exp;
2706
2707 if (mt7915_mac_check_twt_req(twt))
2708 goto out;
2709
2710 mutex_lock(&dev->mt76.mutex);
2711
2712 if (dev->twt.n_agrt == MT7915_MAX_TWT_AGRT)
2713 goto unlock;
2714
2715 if (hweight8(msta->twt.flowid_mask) == ARRAY_SIZE(msta->twt.flow))
2716 goto unlock;
2717
2718 flowid = ffs(~msta->twt.flowid_mask) - 1;
2719 le16p_replace_bits(&twt_agrt->req_type, flowid,
2720 IEEE80211_TWT_REQTYPE_FLOWID);
2721
2722 table_id = ffs(~dev->twt.table_mask) - 1;
2723 exp = FIELD_GET(IEEE80211_TWT_REQTYPE_WAKE_INT_EXP, req_type);
2724 sta_setup_cmd = FIELD_GET(IEEE80211_TWT_REQTYPE_SETUP_CMD, req_type);
2725
2726 flow = &msta->twt.flow[flowid];
2727 memset(flow, 0, sizeof(*flow));
2728 INIT_LIST_HEAD(&flow->list);
2729 flow->wcid = msta->wcid.idx;
2730 flow->table_id = table_id;
2731 flow->id = flowid;
2732 flow->duration = twt_agrt->min_twt_dur;
2733 flow->mantissa = twt_agrt->mantissa;
2734 flow->exp = exp;
2735 flow->protection = !!(req_type & IEEE80211_TWT_REQTYPE_PROTECTION);
2736 flow->flowtype = !!(req_type & IEEE80211_TWT_REQTYPE_FLOWTYPE);
2737 flow->trigger = !!(req_type & IEEE80211_TWT_REQTYPE_TRIGGER);
2738
2739 if (sta_setup_cmd == TWT_SETUP_CMD_REQUEST ||
2740 sta_setup_cmd == TWT_SETUP_CMD_SUGGEST) {
2741 u64 interval = (u64)le16_to_cpu(twt_agrt->mantissa) << exp;
2742 u64 flow_tsf, curr_tsf;
2743 u32 rem;
2744
2745 flow->sched = true;
2746 flow->start_tsf = mt7915_mac_twt_sched_list_add(dev, flow);
2747 curr_tsf = __mt7915_get_tsf(hw, msta->vif);
2748 div_u64_rem(curr_tsf - flow->start_tsf, interval, &rem);
2749 flow_tsf = curr_tsf + interval - rem;
2750 twt_agrt->twt = cpu_to_le64(flow_tsf);
2751 } else {
2752 list_add_tail(&flow->list, &dev->twt_list);
2753 }
2754 flow->tsf = le64_to_cpu(twt_agrt->twt);
2755
2756 if (mt7915_mcu_twt_agrt_update(dev, msta->vif, flow, MCU_TWT_AGRT_ADD))
2757 goto unlock;
2758
2759 setup_cmd = TWT_SETUP_CMD_ACCEPT;
2760 dev->twt.table_mask |= BIT(table_id);
2761 msta->twt.flowid_mask |= BIT(flowid);
2762 dev->twt.n_agrt++;
2763
2764unlock:
2765 mutex_unlock(&dev->mt76.mutex);
2766out:
2767 le16p_replace_bits(&twt_agrt->req_type, setup_cmd,
2768 IEEE80211_TWT_REQTYPE_SETUP_CMD);
2769 twt->control = (twt->control & IEEE80211_TWT_CONTROL_WAKE_DUR_UNIT) |
2770 (twt->control & IEEE80211_TWT_CONTROL_RX_DISABLED);
2771}
2772
2773void mt7915_mac_twt_teardown_flow(struct mt7915_dev *dev,
2774 struct mt7915_sta *msta,
2775 u8 flowid)
2776{
2777 struct mt7915_twt_flow *flow;
2778
2779 lockdep_assert_held(&dev->mt76.mutex);
2780
2781 if (flowid >= ARRAY_SIZE(msta->twt.flow))
2782 return;
2783
2784 if (!(msta->twt.flowid_mask & BIT(flowid)))
2785 return;
2786
2787 flow = &msta->twt.flow[flowid];
2788 if (mt7915_mcu_twt_agrt_update(dev, msta->vif, flow,
2789 MCU_TWT_AGRT_DELETE))
2790 return;
2791
2792 list_del_init(&flow->list);
2793 msta->twt.flowid_mask &= ~BIT(flowid);
2794 dev->twt.table_mask &= ~BIT(flow->table_id);
2795 dev->twt.n_agrt--;
2796}