developer | 6ec2176 | 2021-09-30 17:15:17 +0800 | [diff] [blame] | 1 | /*
|
| 2 | * Copyright (c) 2021 MediaTek Inc.
|
| 3 | * Author: Wenzhen.Yu <wenzhen.yu@mediatek.com>
|
| 4 | *
|
| 5 | * This program is free software; you can redistribute it and/or modify
|
| 6 | * it under the terms of the GNU General Public License version 2 as
|
| 7 | * published by the Free Software Foundation.
|
| 8 | *
|
| 9 | * This program is distributed in the hope that it will be useful,
|
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of
|
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
| 12 | * GNU General Public License for more details.
|
| 13 | */
|
| 14 |
|
| 15 | #ifndef _DT_BINDINGS_CLK_MT7981_H
|
| 16 | #define _DT_BINDINGS_CLK_MT7981_H
|
| 17 |
|
| 18 | /* INFRACFG */
|
| 19 |
|
| 20 | #define CK_INFRA_CK_F26M 0
|
| 21 | #define CK_INFRA_UART 1
|
| 22 | #define CK_INFRA_ISPI0 2
|
| 23 | #define CK_INFRA_I2C 3
|
| 24 | #define CK_INFRA_ISPI1 4
|
| 25 | #define CK_INFRA_PWM 5
|
| 26 | #define CK_INFRA_66M_MCK 6
|
| 27 | #define CK_INFRA_CK_F32K 7
|
| 28 | #define CK_INFRA_PCIE_CK 8
|
| 29 | #define CK_INFRA_PWM_BCK 9
|
| 30 | #define CK_INFRA_PWM_CK1 10
|
| 31 | #define CK_INFRA_PWM_CK2 11
|
| 32 | #define CK_INFRA_133M_HCK 12
|
| 33 | #define CK_INFRA_66M_PHCK 13
|
| 34 | #define CK_INFRA_FAUD_L_CK 14
|
| 35 | #define CK_INFRA_FAUD_AUD_CK 15
|
| 36 | #define CK_INFRA_FAUD_EG2_CK 16
|
| 37 | #define CK_INFRA_I2CS_CK 17
|
| 38 | #define CK_INFRA_MUX_UART0 18
|
| 39 | #define CK_INFRA_MUX_UART1 19
|
| 40 | #define CK_INFRA_MUX_UART2 20
|
| 41 | #define CK_INFRA_NFI_CK 21
|
| 42 | #define CK_INFRA_SPINFI_CK 22
|
| 43 | #define CK_INFRA_MUX_SPI0 23
|
| 44 | #define CK_INFRA_MUX_SPI1 24
|
| 45 | #define CK_INFRA_MUX_SPI2 25
|
| 46 | #define CK_INFRA_RTC_32K 26
|
| 47 | #define CK_INFRA_FMSDC_CK 27
|
| 48 | #define CK_INFRA_FMSDC_HCK_CK 28
|
| 49 | #define CK_INFRA_PERI_133M 29
|
| 50 | #define CK_INFRA_133M_PHCK 30
|
| 51 | #define CK_INFRA_USB_SYS_CK 31
|
| 52 | #define CK_INFRA_USB_CK 32
|
| 53 | #define CK_INFRA_USB_XHCI_CK 33
|
| 54 | #define CK_INFRA_PCIE_GFMUX_TL_O_PRE 34
|
| 55 | #define CK_INFRA_F26M_CK0 35
|
| 56 | #define CK_INFRA_133M_MCK 36
|
| 57 | #define CLK_INFRA_NR_CLK 37
|
| 58 |
|
| 59 | /* TOPCKGEN */
|
| 60 |
|
| 61 | #define CK_TOP_CB_CKSQ_40M 0
|
| 62 | #define CK_TOP_CB_M_416M 1
|
| 63 | #define CK_TOP_CB_M_D2 2
|
| 64 | #define CK_TOP_CB_M_D3 3
|
| 65 | #define CK_TOP_M_D3_D2 4
|
| 66 | #define CK_TOP_CB_M_D4 5
|
| 67 | #define CK_TOP_CB_M_D8 6
|
| 68 | #define CK_TOP_M_D8_D2 7
|
| 69 | #define CK_TOP_CB_MM_720M 8
|
| 70 | #define CK_TOP_CB_MM_D2 9
|
| 71 | #define CK_TOP_CB_MM_D3 10
|
| 72 | #define CK_TOP_CB_MM_D3_D5 11
|
| 73 | #define CK_TOP_CB_MM_D4 12
|
| 74 | #define CK_TOP_CB_MM_D6 13
|
| 75 | #define CK_TOP_MM_D6_D2 14
|
| 76 | #define CK_TOP_CB_MM_D8 15
|
| 77 | #define CK_TOP_CB_APLL2_196M 16
|
| 78 | #define CK_TOP_APLL2_D2 17
|
| 79 | #define CK_TOP_APLL2_D4 18
|
| 80 | #define CK_TOP_NET1_2500M 19
|
| 81 | #define CK_TOP_CB_NET1_D4 20
|
| 82 | #define CK_TOP_CB_NET1_D5 21
|
| 83 | #define CK_TOP_NET1_D5_D2 22
|
| 84 | #define CK_TOP_NET1_D5_D4 23
|
| 85 | #define CK_TOP_CB_NET1_D8 24
|
| 86 | #define CK_TOP_NET1_D8_D2 25
|
| 87 | #define CK_TOP_NET1_D8_D4 26
|
| 88 | #define CK_TOP_CB_NET2_800M 27
|
| 89 | #define CK_TOP_CB_NET2_D2 28
|
| 90 | #define CK_TOP_CB_NET2_D4 29
|
| 91 | #define CK_TOP_NET2_D4_D2 30
|
| 92 | #define CK_TOP_NET2_D4_D4 31
|
| 93 | #define CK_TOP_CB_NET2_D6 32
|
| 94 | #define CK_TOP_CB_WEDMCU_208M 33
|
| 95 | #define CK_TOP_CB_SGM_325M 34
|
| 96 | #define CK_TOP_CKSQ_40M_D2 35
|
| 97 | #define CK_TOP_CB_RTC_32K 36
|
| 98 | #define CK_TOP_CB_RTC_32P7K 37
|
| 99 | #define CK_TOP_USB_TX250M 38
|
| 100 | #define CK_TOP_FAUD 39
|
| 101 | #define CK_TOP_NFI1X 40
|
| 102 | #define CK_TOP_USB_EQ_RX250M 41
|
| 103 | #define CK_TOP_USB_CDR_CK 42
|
| 104 | #define CK_TOP_USB_LN0_CK 43
|
| 105 | #define CK_TOP_SPINFI_BCK 44
|
| 106 | #define CK_TOP_SPI 45
|
| 107 | #define CK_TOP_SPIM_MST 46
|
| 108 | #define CK_TOP_UART_BCK 47
|
| 109 | #define CK_TOP_PWM_BCK 48
|
| 110 | #define CK_TOP_I2C_BCK 49
|
| 111 | #define CK_TOP_PEXTP_TL 50
|
| 112 | #define CK_TOP_EMMC_208M 51
|
| 113 | #define CK_TOP_EMMC_400M 52
|
| 114 | #define CK_TOP_DRAMC_REF 53
|
| 115 | #define CK_TOP_DRAMC_MD32 54
|
| 116 | #define CK_TOP_SYSAXI 55
|
| 117 | #define CK_TOP_SYSAPB 56
|
| 118 | #define CK_TOP_ARM_DB_MAIN 57
|
| 119 | #define CK_TOP_AP2CNN_HOST 58
|
| 120 | #define CK_TOP_NETSYS 59
|
| 121 | #define CK_TOP_NETSYS_500M 60
|
| 122 | #define CK_TOP_NETSYS_WED_MCU 61
|
| 123 | #define CK_TOP_NETSYS_2X 62
|
| 124 | #define CK_TOP_SGM_325M 63
|
| 125 | #define CK_TOP_SGM_REG 64
|
| 126 | #define CK_TOP_F26M 65
|
| 127 | #define CK_TOP_EIP97B 66
|
| 128 | #define CK_TOP_USB3_PHY 67
|
| 129 | #define CK_TOP_AUD 68
|
| 130 | #define CK_TOP_A1SYS 69
|
| 131 | #define CK_TOP_AUD_L 70
|
| 132 | #define CK_TOP_A_TUNER 71
|
| 133 | #define CK_TOP_U2U3_REF 72
|
| 134 | #define CK_TOP_U2U3_SYS 73
|
| 135 | #define CK_TOP_U2U3_XHCI 74
|
| 136 | #define CK_TOP_USB_FRMCNT 75
|
| 137 | #define CK_TOP_NFI1X_SEL 76
|
| 138 | #define CK_TOP_SPINFI_SEL 77
|
| 139 | #define CK_TOP_SPI_SEL 78
|
| 140 | #define CK_TOP_SPIM_MST_SEL 79
|
| 141 | #define CK_TOP_UART_SEL 80
|
| 142 | #define CK_TOP_PWM_SEL 81
|
| 143 | #define CK_TOP_I2C_SEL 82
|
| 144 | #define CK_TOP_PEXTP_TL_SEL 83
|
| 145 | #define CK_TOP_EMMC_208M_SEL 84
|
| 146 | #define CK_TOP_EMMC_400M_SEL 85
|
| 147 | #define CK_TOP_F26M_SEL 86
|
| 148 | #define CK_TOP_DRAMC_SEL 87
|
| 149 | #define CK_TOP_DRAMC_MD32_SEL 88
|
| 150 | #define CK_TOP_SYSAXI_SEL 89
|
| 151 | #define CK_TOP_SYSAPB_SEL 90
|
| 152 | #define CK_TOP_ARM_DB_MAIN_SEL 91
|
| 153 | #define CK_TOP_AP2CNN_HOST_SEL 92
|
| 154 | #define CK_TOP_NETSYS_SEL 93
|
| 155 | #define CK_TOP_NETSYS_500M_SEL 94
|
| 156 | #define CK_TOP_NETSYS_MCU_SEL 95
|
| 157 | #define CK_TOP_NETSYS_2X_SEL 96
|
| 158 | #define CK_TOP_SGM_325M_SEL 97
|
| 159 | #define CK_TOP_SGM_REG_SEL 98
|
| 160 | #define CK_TOP_EIP97B_SEL 99
|
| 161 | #define CK_TOP_USB3_PHY_SEL 100
|
| 162 | #define CK_TOP_AUD_SEL 101
|
| 163 | #define CK_TOP_A1SYS_SEL 102
|
| 164 | #define CK_TOP_AUD_L_SEL 103
|
| 165 | #define CK_TOP_A_TUNER_SEL 104
|
| 166 | #define CK_TOP_U2U3_SEL 105
|
| 167 | #define CK_TOP_U2U3_SYS_SEL 106
|
| 168 | #define CK_TOP_U2U3_XHCI_SEL 107
|
| 169 | #define CK_TOP_USB_FRMCNT_SEL 108
|
| 170 | #define CK_TOP_AUD_I2S_M 109
|
| 171 | #define CLK_TOP_NR_CLK 110
|
| 172 |
|
| 173 | /* INFRACFG_AO */
|
| 174 |
|
| 175 | #define CK_INFRA_UART0_SEL 0
|
| 176 | #define CK_INFRA_UART1_SEL 1
|
| 177 | #define CK_INFRA_UART2_SEL 2
|
| 178 | #define CK_INFRA_SPI0_SEL 3
|
| 179 | #define CK_INFRA_SPI1_SEL 4
|
| 180 | #define CK_INFRA_SPI2_SEL 5
|
| 181 | #define CK_INFRA_PWM1_SEL 6
|
| 182 | #define CK_INFRA_PWM2_SEL 7
|
developer | ba7333b | 2021-12-01 13:49:36 +0800 | [diff] [blame] | 183 | #define CK_INFRA_PWM3_SEL 8
|
| 184 | #define CK_INFRA_PWM_BSEL 9
|
| 185 | #define CK_INFRA_PCIE_SEL 10
|
| 186 | #define CK_INFRA_GPT_STA 11
|
| 187 | #define CK_INFRA_PWM_HCK 12
|
| 188 | #define CK_INFRA_PWM_STA 13
|
| 189 | #define CK_INFRA_PWM1_CK 14
|
| 190 | #define CK_INFRA_PWM2_CK 15
|
| 191 | #define CK_INFRA_PWM3_CK 16
|
| 192 | #define CK_INFRA_CQ_DMA_CK 17
|
| 193 | #define CK_INFRA_AUD_BUS_CK 18
|
| 194 | #define CK_INFRA_AUD_26M_CK 19
|
| 195 | #define CK_INFRA_AUD_L_CK 20
|
| 196 | #define CK_INFRA_AUD_AUD_CK 21
|
| 197 | #define CK_INFRA_AUD_EG2_CK 22
|
| 198 | #define CK_INFRA_DRAMC_26M_CK 23
|
| 199 | #define CK_INFRA_DBG_CK 24
|
| 200 | #define CK_INFRA_AP_DMA_CK 25
|
| 201 | #define CK_INFRA_SEJ_CK 26
|
| 202 | #define CK_INFRA_SEJ_13M_CK 27
|
| 203 | #define CK_INFRA_THERM_CK 28
|
| 204 | #define CK_INFRA_I2CO_CK 29
|
| 205 | #define CK_INFRA_UART0_CK 30
|
| 206 | #define CK_INFRA_UART1_CK 31
|
| 207 | #define CK_INFRA_UART2_CK 32
|
| 208 | #define CK_INFRA_SPI2_CK 33
|
| 209 | #define CK_INFRA_SPI2_HCK_CK 34
|
| 210 | #define CK_INFRA_NFI1_CK 35
|
| 211 | #define CK_INFRA_SPINFI1_CK 36
|
| 212 | #define CK_INFRA_NFI_HCK_CK 37
|
| 213 | #define CK_INFRA_SPI0_CK 38
|
| 214 | #define CK_INFRA_SPI1_CK 39
|
| 215 | #define CK_INFRA_SPI0_HCK_CK 40
|
| 216 | #define CK_INFRA_SPI1_HCK_CK 41
|
| 217 | #define CK_INFRA_FRTC_CK 42
|
| 218 | #define CK_INFRA_MSDC_CK 43
|
| 219 | #define CK_INFRA_MSDC_HCK_CK 44
|
| 220 | #define CK_INFRA_MSDC_133M_CK 45
|
| 221 | #define CK_INFRA_MSDC_66M_CK 46
|
| 222 | #define CK_INFRA_ADC_26M_CK 47
|
| 223 | #define CK_INFRA_ADC_FRC_CK 48
|
| 224 | #define CK_INFRA_FBIST2FPC_CK 49
|
| 225 | #define CK_INFRA_I2C_MCK_CK 50
|
| 226 | #define CK_INFRA_I2C_PCK_CK 51
|
| 227 | #define CK_INFRA_IUSB_133_CK 52
|
| 228 | #define CK_INFRA_IUSB_66M_CK 53
|
| 229 | #define CK_INFRA_IUSB_SYS_CK 54
|
| 230 | #define CK_INFRA_IUSB_CK 55
|
| 231 | #define CK_INFRA_IPCIE_CK 56
|
developer | e87be17 | 2021-12-06 11:31:16 +0800 | [diff] [blame^] | 232 | #define CK_INFRA_IPCIE_PIPE_CK 57
|
| 233 | #define CK_INFRA_IPCIER_CK 58
|
| 234 | #define CK_INFRA_IPCIEB_CK 59
|
| 235 | #define CLK_INFRA_AO_NR_CLK 60
|
developer | 6ec2176 | 2021-09-30 17:15:17 +0800 | [diff] [blame] | 236 |
|
| 237 | /* APMIXEDSYS */
|
| 238 |
|
| 239 | #define CK_APMIXED_ARMPLL 0
|
| 240 | #define CK_APMIXED_NET2PLL 1
|
| 241 | #define CK_APMIXED_MMPLL 2
|
| 242 | #define CK_APMIXED_SGMPLL 3
|
| 243 | #define CK_APMIXED_WEDMCUPLL 4
|
| 244 | #define CK_APMIXED_NET1PLL 5
|
| 245 | #define CK_APMIXED_MPLL 6
|
| 246 | #define CK_APMIXED_APLL2 7
|
| 247 | #define CLK_APMIXED_NR_CLK 8
|
| 248 |
|
| 249 | /* SGMIISYS_0 */
|
| 250 |
|
| 251 | #define CK_SGM0_TX_EN 0
|
| 252 | #define CK_SGM0_RX_EN 1
|
| 253 | #define CK_SGM0_CK0_EN 2
|
| 254 | #define CK_SGM0_CDR_CK0_EN 3
|
| 255 | #define CLK_SGMII0_NR_CLK 4
|
| 256 |
|
| 257 | /* SGMIISYS_1 */
|
| 258 |
|
| 259 | #define CK_SGM1_TX_EN 0
|
| 260 | #define CK_SGM1_RX_EN 1
|
| 261 | #define CK_SGM1_CK1_EN 2
|
| 262 | #define CK_SGM1_CDR_CK1_EN 3
|
| 263 | #define CLK_SGMII1_NR_CLK 4
|
| 264 |
|
| 265 | /* ETHSYS */
|
| 266 |
|
| 267 | #define CK_ETH_FE_EN 0
|
| 268 | #define CK_ETH_GP2_EN 1
|
| 269 | #define CK_ETH_GP1_EN 2
|
| 270 | #define CK_ETH_WOCPU0_EN 3
|
| 271 | #define CLK_ETH_NR_CLK 4
|
| 272 |
|
| 273 | #endif /* _DT_BINDINGS_CLK_MT7981_H */
|
| 274 |
|