blob: 547d48f1228ab2cf61840bc0c276ff0b75d6ce99 [file] [log] [blame]
developer8051e042022-04-08 13:26:36 +08001/* SPDX-License-Identifier: GPL-2.0
2 *
3 * Copyright (c) 2022 MediaTek Inc.
4 * Author: Henry Yen <henry.yen@mediatek.com>
5 */
6
7#ifndef MTK_ETH_RESET_H
8#define MTK_ETH_RESET_H
9
10/* Frame Engine Reset FSM */
11#define MTK_FE_START_RESET 0x2000
12#define MTK_FE_RESET_DONE 0x2001
13#define MTK_WIFI_RESET_DONE 0x2002
developerbe971722022-05-23 13:51:05 +080014#define MTK_WIFI_CHIP_ONLINE 0x2003
15#define MTK_WIFI_CHIP_OFFLINE 0x2004
developer8051e042022-04-08 13:26:36 +080016#define MTK_FE_RESET_NAT_DONE 0x4001
17
18/* ADMA Rx Debug Monitor */
19#define MTK_ADMA_RX_DBG0 (PDMA_BASE + 0x238)
20#define MTK_ADMA_RX_DBG1 (PDMA_BASE + 0x23C)
21
22/* PPE Configurations */
23#define MTK_PPE_GLO_CFG(x) (PPE_BASE(x) + 0x00)
24#define MTK_PPE_TB_CFG(x) (PPE_BASE(x) + 0x1C)
25#define MTK_PPE_BIND_LMT_1(x) (PPE_BASE(x) + 0x30)
26#define MTK_PPE_KA(x) (PPE_BASE(x) + 0x34)
27#define MTK_PPE_KA_CFG_MASK (0x3 << 12)
28#define MTK_PPE_NTU_KA_MASK (0xFF << 16)
29#define MTK_PPE_KA_T_MASK (0xFFFF << 0)
30#define MTK_PPE_TCP_KA_MASK (0xFF << 16)
31#define MTK_PPE_UDP_KA_MASK (0xFF << 24)
32#define MTK_PPE_TICK_SEL_MASK (0x1 << 24)
33#define MTK_PPE_SCAN_MODE_MASK (0x3 << 16)
34#define MTK_PPE_BUSY BIT(31)
35
36enum mtk_reset_type {
37 MTK_TYPE_COLD_RESET = 0,
38 MTK_TYPE_WARM_RESET,
39};
40
41enum mtk_reset_event_id {
42 MTK_EVENT_FORCE = 0,
43 MTK_EVENT_WARM_CNT = 1,
44 MTK_EVENT_COLD_CNT = 2,
45 MTK_EVENT_TOTAL_CNT = 3,
46 MTK_EVENT_FQ_EMPTY = 8,
47 MTK_EVENT_TSO_FAIL = 12,
48 MTK_EVENT_TSO_ILLEGAL = 13,
49 MTK_EVENT_TSO_ALIGN = 14,
50 MTK_EVENT_RFIFO_OV = 18,
51 MTK_EVENT_RFIFO_UF = 19,
52};
53
54extern struct notifier_block mtk_eth_netdevice_nb __read_mostly;
55extern struct completion wait_ser_done;
56extern char* mtk_reset_event_name[32];
57extern atomic_t reset_lock;
58
59irqreturn_t mtk_handle_fe_irq(int irq, void *_eth);
60u32 mtk_check_reset_event(struct mtk_eth *eth, u32 status);
61int mtk_eth_cold_reset(struct mtk_eth *eth);
62int mtk_eth_warm_reset(struct mtk_eth *eth);
63void mtk_reset_event_update(struct mtk_eth *eth, u32 id);
64void mtk_dump_netsys_info(void *_eth);
65void mtk_dma_monitor(struct timer_list *t);
66void mtk_prepare_reset_fe(struct mtk_eth *eth);
67void mtk_prepare_reset_ppe(struct mtk_eth *eth, u32 ppe_id);
68
69#endif /* MTK_ETH_RESET_H */