blob: f9fefa03b377bc8939e4cb012acd3300b8b4499f [file] [log] [blame]
developer691e73f2021-06-28 19:41:35 +08001/dts-v1/;
developer565bacb2021-09-28 21:26:32 +08002#include "mt7986b.dtsi"
3#include "mt7986b-pinctrl.dtsi"
4#include "mt7986-spim-nor-partition.dtsi"
developer691e73f2021-06-28 19:41:35 +08005/ {
6 model = "MediaTek MT7986b RFB";
7 compatible = "mediatek,mt7986b-nor-rfb";
developer565bacb2021-09-28 21:26:32 +08008 chosen {
9 bootargs = "console=ttyS0,115200n1 loglevel=8 \
10 earlycon=uart8250,mmio32,0x11002000";
11 };
12
13 memory {
14 reg = <0 0x40000000 0 0x10000000>;
15 };
developer691e73f2021-06-28 19:41:35 +080016};
17
developer565bacb2021-09-28 21:26:32 +080018&uart0 {
developer691e73f2021-06-28 19:41:35 +080019 status = "okay";
developer5b91be72021-09-27 14:03:07 +080020};
21
developer565bacb2021-09-28 21:26:32 +080022/* Warning: pins shared with &snand */
23&uart1 {
24 pinctrl-names = "default";
25 pinctrl-0 = <&uart1_pins>;
developer5b91be72021-09-27 14:03:07 +080026 status = "disabled";
27};
28
developer565bacb2021-09-28 21:26:32 +080029/* Warning: pins shared with &spi1 */
30&uart2 {
31 pinctrl-names = "default";
32 pinctrl-0 = <&uart2_pins>;
developer5b91be72021-09-27 14:03:07 +080033 status = "disabled";
developer691e73f2021-06-28 19:41:35 +080034};
35
developer565bacb2021-09-28 21:26:32 +080036&i2c0 {
37 pinctrl-names = "default";
38 pinctrl-0 = <&i2c_pins>;
39 status = "okay";
40};
41
42&watchdog {
43 status = "okay";
44};
45
46&eth {
47 status = "okay";
48
49 gmac0: mac@0 {
50 compatible = "mediatek,eth-mac";
51 reg = <0>;
52 phy-mode = "2500base-x";
53
54 fixed-link {
55 speed = <2500>;
56 full-duplex;
57 pause;
58 };
59 };
60
61 gmac1: mac@1 {
62 compatible = "mediatek,eth-mac";
63 reg = <1>;
64 phy-mode = "2500base-x";
65
66 fixed-link {
67 speed = <2500>;
68 full-duplex;
69 pause;
70 };
71 };
72
73 mdio: mdio-bus {
74 #address-cells = <1>;
75 #size-cells = <0>;
76
77 phy5: phy@5 {
78 compatible = "ethernet-phy-id67c9.de0a";
79 reg = <5>;
80 reset-gpios = <&pio 6 1>;
developer8c5a08b2022-05-06 09:10:38 +080081 reset-assert-us = <600>;
developer565bacb2021-09-28 21:26:32 +080082 reset-deassert-us = <20000>;
83 phy-mode = "2500base-x";
84 };
85
86 phy6: phy@6 {
87 compatible = "ethernet-phy-id67c9.de0a";
88 reg = <6>;
89 phy-mode = "2500base-x";
90 };
91
92 switch@0 {
93 compatible = "mediatek,mt7531";
94 reg = <31>;
95 reset-gpios = <&pio 5 0>;
96
97 ports {
98 #address-cells = <1>;
99 #size-cells = <0>;
developer691e73f2021-06-28 19:41:35 +0800100
developer565bacb2021-09-28 21:26:32 +0800101 port@0 {
102 reg = <0>;
103 label = "lan0";
104 };
105
106 port@1 {
107 reg = <1>;
108 label = "lan1";
109 };
110
111 port@2 {
112 reg = <2>;
113 label = "lan2";
114 };
115
116 port@3 {
117 reg = <3>;
118 label = "lan3";
119 };
120
121 port@4 {
122 reg = <4>;
123 label = "lan4";
124 };
developer691e73f2021-06-28 19:41:35 +0800125
developer565bacb2021-09-28 21:26:32 +0800126 port@5 {
127 reg = <5>;
128 label = "lan5";
129 phy-mode = "2500base-x";
130
131 fixed-link {
132 speed = <2500>;
133 full-duplex;
134 pause;
135 };
136 };
137
138 port@6 {
139 reg = <6>;
140 label = "cpu";
141 ethernet = <&gmac0>;
142 phy-mode = "2500base-x";
143
144 fixed-link {
145 speed = <2500>;
146 full-duplex;
147 pause;
148 };
developer691e73f2021-06-28 19:41:35 +0800149 };
150 };
151 };
developer565bacb2021-09-28 21:26:32 +0800152 };
153};
154
155&hnat {
156 mtketh-wan = "eth1";
157 mtketh-lan = "lan";
158 mtketh-max-gmac = <2>;
159 status = "okay";
160};
161
162&spi0 {
163 pinctrl-names = "default";
164 pinctrl-0 = <&spi_flash_pins>;
165 cs-gpios = <0>, <0>;
166 status = "okay";
167
168 spi_nor@0 {
169 #address-cells = <1>;
170 #size-cells = <1>;
171 compatible = "jedec,spi-nor";
172 reg = <0>;
developerb9b1ffc2021-12-16 14:19:08 +0800173 spi-max-frequency = <52000000>;
developer565bacb2021-09-28 21:26:32 +0800174 spi-tx-buswidth = <4>;
175 spi-rx-buswidth = <4>;
176 };
177};
178
179/* Warning: pins shared with &uart2 */
180&spi1 {
181 pinctrl-names = "default";
182 pinctrl-0 = <&spic_pins>;
183 status = "okay";
184};
185
186&wbsys {
187 mediatek,mtd-eeprom = <&factory 0x0000>;
188 status = "okay";
189};
190
191&pio {
192 spi_flash_pins: spi-flash-pins-33-to-38 {
193 mux {
194 function = "flash";
195 groups = "spi0", "spi0_wp_hold";
196 };
197 conf-pu {
198 pins = "SPI2_CS", "SPI2_HOLD", "SPI2_WP";
199 drive-strength = <MTK_DRIVE_8mA>;
developerb5a819c2022-05-16 19:16:07 +0800200 bias-pull-up = <MTK_PUPD_SET_R1R0_11>;
developer565bacb2021-09-28 21:26:32 +0800201 };
202 conf-pd {
203 pins = "SPI2_CLK", "SPI2_MOSI", "SPI2_MISO";
204 drive-strength = <MTK_DRIVE_8mA>;
developerb5a819c2022-05-16 19:16:07 +0800205 bias-pull-down = <MTK_PUPD_SET_R1R0_11>;
developer565bacb2021-09-28 21:26:32 +0800206 };
207
developer691e73f2021-06-28 19:41:35 +0800208 };
209};