developer | b11a539 | 2022-03-31 00:34:47 +0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: ISC */ |
| 2 | /* Copyright (C) 2020 MediaTek Inc. */ |
| 3 | |
developer | 7800b8d | 2022-06-23 22:15:56 +0800 | [diff] [blame] | 4 | #ifndef __BESRA_REGS_H |
| 5 | #define __BESRA_REGS_H |
developer | b11a539 | 2022-03-31 00:34:47 +0800 | [diff] [blame] | 6 | |
| 7 | struct __map { |
| 8 | u32 phys; |
| 9 | u32 mapped; |
| 10 | u32 size; |
| 11 | }; |
| 12 | |
| 13 | struct __base { |
| 14 | u32 band_base[__MT_MAX_BAND]; |
| 15 | }; |
| 16 | |
| 17 | /* used to differentiate between generations */ |
developer | 7800b8d | 2022-06-23 22:15:56 +0800 | [diff] [blame] | 18 | struct besra_reg_desc { |
developer | b11a539 | 2022-03-31 00:34:47 +0800 | [diff] [blame] | 19 | const struct __base *base; |
| 20 | const struct __map *map; |
| 21 | u32 map_size; |
| 22 | }; |
| 23 | |
| 24 | enum base_rev { |
| 25 | WF_AGG_BASE, |
| 26 | WF_MIB_BASE, |
| 27 | WF_TMAC_BASE, |
| 28 | WF_RMAC_BASE, |
| 29 | WF_ARB_BASE, |
| 30 | WF_LPON_BASE, |
| 31 | WF_ETBF_BASE, |
| 32 | WF_DMA_BASE, |
| 33 | __MT_REG_BASE_MAX, |
| 34 | }; |
| 35 | |
| 36 | #define __BASE(_id, _band) (dev->reg.base[(_id)].band_base[(_band)]) |
| 37 | |
| 38 | /* MCU WFDMA0 */ |
| 39 | #define MT_MCU_WFDMA0_BASE 0x2000 |
| 40 | #define MT_MCU_WFDMA0(ofs) (MT_MCU_WFDMA0_BASE + (ofs)) |
| 41 | |
| 42 | #define MT_MCU_WFDMA0_DUMMY_CR MT_MCU_WFDMA0(0x120) |
| 43 | |
| 44 | /* MCU WFDMA1 */ |
| 45 | #define MT_MCU_WFDMA1_BASE 0x3000 |
| 46 | #define MT_MCU_WFDMA1(ofs) (MT_MCU_WFDMA1_BASE + (ofs)) |
| 47 | |
| 48 | #define MT_MCU_INT_EVENT 0x2108 |
| 49 | #define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0) |
| 50 | #define MT_MCU_INT_EVENT_DMA_INIT BIT(1) |
| 51 | #define MT_MCU_INT_EVENT_SER_TRIGGER BIT(2) |
| 52 | #define MT_MCU_INT_EVENT_RESET_DONE BIT(3) |
| 53 | |
| 54 | /* PLE */ |
| 55 | #define MT_PLE_BASE 0x820c0000 |
| 56 | #define MT_PLE(ofs) (MT_PLE_BASE + (ofs)) |
| 57 | |
| 58 | #define MT_FL_Q_EMPTY MT_PLE(0x360) |
| 59 | #define MT_FL_Q0_CTRL MT_PLE(0x3e0) |
| 60 | #define MT_FL_Q2_CTRL MT_PLE(0x3e8) |
| 61 | #define MT_FL_Q3_CTRL MT_PLE(0x3ec) |
| 62 | |
| 63 | #define MT_PLE_FREEPG_CNT MT_PLE(0x380) |
| 64 | #define MT_PLE_FREEPG_HEAD_TAIL MT_PLE(0x384) |
| 65 | #define MT_PLE_PG_HIF_GROUP MT_PLE(0x00c) |
| 66 | #define MT_PLE_HIF_PG_INFO MT_PLE(0x388) |
| 67 | |
| 68 | #define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(0x600 + 0x80 * (ac) + ((n) << 2)) |
| 69 | #define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2)) |
| 70 | |
| 71 | #define MT_PSE_BASE 0x820c8000 |
| 72 | #define MT_PSE(ofs) (MT_PSE_BASE + (ofs)) |
| 73 | |
| 74 | /* WF MDP TOP */ |
developer | 66cd209 | 2022-05-10 15:43:01 +0800 | [diff] [blame] | 75 | #define MT_MDP_BASE 0x820cc000 |
developer | b11a539 | 2022-03-31 00:34:47 +0800 | [diff] [blame] | 76 | #define MT_MDP(ofs) (MT_MDP_BASE + (ofs)) |
| 77 | |
| 78 | #define MT_MDP_DCR0 MT_MDP(0x000) |
| 79 | #define MT_MDP_DCR0_DAMSDU_EN BIT(15) |
| 80 | |
| 81 | #define MT_MDP_DCR1 MT_MDP(0x004) |
| 82 | #define MT_MDP_DCR1_MAX_RX_LEN GENMASK(15, 3) |
| 83 | |
developer | 66cd209 | 2022-05-10 15:43:01 +0800 | [diff] [blame] | 84 | #define MT_MDP_DCR2 MT_MDP(0x8e8) |
| 85 | #define MT_MDP_DCR2_RX_TRANS_SHORT BIT(2) |
| 86 | |
developer | b11a539 | 2022-03-31 00:34:47 +0800 | [diff] [blame] | 87 | #define MT_MDP_BNRCFR0(_band) MT_MDP(0x090 + ((_band) << 8)) |
| 88 | #define MT_MDP_RCFR0_MCU_RX_MGMT GENMASK(5, 4) |
| 89 | #define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR GENMASK(7, 6) |
| 90 | #define MT_MDP_RCFR0_MCU_RX_CTL_BAR GENMASK(9, 8) |
| 91 | |
| 92 | #define MT_MDP_BNRCFR1(_band) MT_MDP(0x094 + ((_band) << 8)) |
| 93 | #define MT_MDP_RCFR1_MCU_RX_BYPASS GENMASK(23, 22) |
| 94 | #define MT_MDP_RCFR1_RX_DROPPED_UCAST GENMASK(28, 27) |
| 95 | #define MT_MDP_RCFR1_RX_DROPPED_MCAST GENMASK(30, 29) |
| 96 | #define MT_MDP_TO_HIF 0 |
| 97 | #define MT_MDP_TO_WM 1 |
| 98 | |
| 99 | /* TMAC: band 0(0x820e4000), band 1(0x820f4000), band 3(0x830e4000) */ |
| 100 | #define MT_WF_TMAC_BASE(_band) __BASE(WF_TMAC_BASE, (_band)) |
| 101 | #define MT_WF_TMAC(_band, ofs) (MT_WF_TMAC_BASE(_band) + (ofs)) |
| 102 | |
| 103 | #define MT_TMAC_TCR0(_band) MT_WF_TMAC(_band, 0) |
| 104 | #define MT_TMAC_TCR0_TX_BLINK GENMASK(7, 6) |
| 105 | #define MT_TMAC_TCR0_TBTT_STOP_CTRL BIT(25) |
| 106 | |
| 107 | #define MT_TMAC_CDTR(_band) MT_WF_TMAC(_band, 0x0c8) |
| 108 | #define MT_TMAC_ODTR(_band) MT_WF_TMAC(_band, 0x0cc) |
| 109 | #define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0) |
| 110 | #define MT_TIMEOUT_VAL_CCA GENMASK(31, 16) |
| 111 | |
| 112 | #define MT_TMAC_ATCR(_band) MT_WF_TMAC(_band, 0x00c) |
| 113 | #define MT_TMAC_ATCR_TXV_TOUT GENMASK(7, 0) |
| 114 | |
| 115 | #define MT_TMAC_TRCR0(_band) MT_WF_TMAC(_band, 0x010) |
| 116 | #define MT_TMAC_TRCR0_TR2T_CHK GENMASK(8, 0) |
| 117 | #define MT_TMAC_TRCR0_I2T_CHK GENMASK(24, 16) |
| 118 | |
| 119 | #define MT_TMAC_ICR0(_band) MT_WF_TMAC(_band, 0x014) |
| 120 | #define MT_IFS_EIFS_OFDM GENMASK(8, 0) |
| 121 | #define MT_IFS_RIFS GENMASK(14, 10) |
| 122 | #define MT_IFS_SIFS GENMASK(22, 16) |
| 123 | #define MT_IFS_SLOT GENMASK(30, 24) |
| 124 | |
| 125 | #define MT_TMAC_ICR1(_band) MT_WF_TMAC(_band, 0x018) |
| 126 | #define MT_IFS_EIFS_CCK GENMASK(8, 0) |
| 127 | |
| 128 | #define MT_TMAC_CTCR0(_band) MT_WF_TMAC(_band, 0x114) |
| 129 | #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME GENMASK(5, 0) |
| 130 | #define MT_TMAC_CTCR0_INS_DDLMT_EN BIT(17) |
| 131 | #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN BIT(18) |
| 132 | |
| 133 | #define MT_TMAC_TFCR0(_band) MT_WF_TMAC(_band, 0x0e4) |
| 134 | |
| 135 | /* WF DMA TOP: band 0(0x820e7000),band 1(0x820f7000),band 3(0x830e7000) */ |
| 136 | #define MT_WF_DMA_BASE(_band) __BASE(WF_DMA_BASE, (_band)) |
| 137 | #define MT_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs)) |
| 138 | |
| 139 | #define MT_DMA_DCR0(_band) MT_WF_DMA(_band, 0x000) |
| 140 | #define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3) |
| 141 | #define MT_DMA_DCR0_RXD_G5_EN BIT(23) |
| 142 | |
| 143 | /* ETBF: band 0(0x820ea000), band 1(0x820fa000), band 3(0x830ea000) */ |
| 144 | #define MT_WF_ETBF_BASE(_band) __BASE(WF_ETBF_BASE, (_band)) |
| 145 | #define MT_WF_ETBF(_band, ofs) (MT_WF_ETBF_BASE(_band) + (ofs)) |
| 146 | |
| 147 | #define MT_ETBF_TX_NDP_BFRP(_band) MT_WF_ETBF(_band, 0x040) |
| 148 | #define MT_ETBF_TX_FB_CPL GENMASK(31, 16) |
| 149 | #define MT_ETBF_TX_FB_TRI GENMASK(15, 0) |
| 150 | |
| 151 | #define MT_ETBF_RX_FB_CONT(_band) MT_WF_ETBF(_band, 0x068) |
| 152 | #define MT_ETBF_RX_FB_BW GENMASK(7, 6) |
| 153 | #define MT_ETBF_RX_FB_NC GENMASK(5, 3) |
| 154 | #define MT_ETBF_RX_FB_NR GENMASK(2, 0) |
| 155 | |
| 156 | #define MT_ETBF_TX_APP_CNT(_band) MT_WF_ETBF(_band, 0x0f0) |
| 157 | #define MT_ETBF_TX_IBF_CNT GENMASK(31, 16) |
| 158 | #define MT_ETBF_TX_EBF_CNT GENMASK(15, 0) |
| 159 | |
| 160 | #define MT_ETBF_RX_FB_CNT(_band) MT_WF_ETBF(_band, 0x0f8) |
| 161 | #define MT_ETBF_RX_FB_ALL GENMASK(31, 24) |
| 162 | #define MT_ETBF_RX_FB_HE GENMASK(23, 16) |
| 163 | #define MT_ETBF_RX_FB_VHT GENMASK(15, 8) |
| 164 | #define MT_ETBF_RX_FB_HT GENMASK(7, 0) |
| 165 | |
| 166 | /* LPON: band 0(0x820eb000), band 1(0x820fb000), band 3(0x830eb000) */ |
| 167 | #define MT_WF_LPON_BASE(_band) __BASE(WF_LPON_BASE, (_band)) |
| 168 | #define MT_WF_LPON(_band, ofs) (MT_WF_LPON_BASE(_band) + (ofs)) |
| 169 | |
| 170 | #define MT_LPON_UTTR0(_band) MT_WF_LPON(_band, 0x360) |
| 171 | #define MT_LPON_UTTR1(_band) MT_WF_LPON(_band, 0x364) |
| 172 | #define MT_LPON_FRCR(_band) MT_WF_LPON(_band, 0x37c) |
| 173 | |
| 174 | #define MT_LPON_TCR(_band, n) MT_WF_LPON(_band, 0x0a8 + (((n) * 4) << 4)) |
| 175 | #define MT_LPON_TCR_SW_MODE GENMASK(1, 0) |
| 176 | #define MT_LPON_TCR_SW_WRITE BIT(0) |
| 177 | #define MT_LPON_TCR_SW_ADJUST BIT(1) |
| 178 | #define MT_LPON_TCR_SW_READ GENMASK(1, 0) |
| 179 | |
| 180 | /* MIB: band 0(0x820ed000), band 1(0x820fd000) band 3(0x830ed000)*/ |
| 181 | /* These counters are (mostly?) clear-on-read. So, some should not |
| 182 | * be read at all in case firmware is already reading them. These |
| 183 | * are commented with 'DNR' below. The DNR stats will be read by querying |
| 184 | * the firmware API for the appropriate message. For counters the driver |
| 185 | * does read, the driver should accumulate the counters. |
| 186 | */ |
| 187 | #define MT_WF_MIB_BASE(_band) __BASE(WF_MIB_BASE, (_band)) |
| 188 | #define MT_WF_MIB(_band, ofs) (MT_WF_MIB_BASE(_band) + (ofs)) |
| 189 | |
| 190 | #define MT_MIB_SDR0(_band) MT_WF_MIB(_band, 0x010) |
| 191 | #define MT_MIB_SDR0_BERACON_TX_CNT_MASK GENMASK(15, 0) |
| 192 | |
| 193 | #define MT_MIB_SDR3(_band) MT_WF_MIB(_band, 0x698) |
| 194 | #define MT_MIB_SDR3_FCS_ERR_MASK GENMASK(31, 16) |
| 195 | |
| 196 | #define MT_MIB_SDR4(_band) MT_WF_MIB(_band, 0x788) |
| 197 | #define MT_MIB_SDR4_RX_FIFO_FULL_MASK GENMASK(15, 0) |
| 198 | |
| 199 | /* rx mpdu counter, full 32 bits */ |
| 200 | #define MT_MIB_SDR5(_band) MT_WF_MIB(_band, 0x780) |
| 201 | |
| 202 | #define MT_MIB_SDR6(_band) MT_WF_MIB(_band, 0x020) |
| 203 | #define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK GENMASK(15, 0) |
| 204 | |
| 205 | #define MT_MIB_SDR7(_band) MT_WF_MIB(_band, 0x5a8) |
| 206 | #define MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK GENMASK(15, 0) |
| 207 | |
| 208 | #define MT_MIB_SDR8(_band) MT_WF_MIB(_band, 0x78c) |
| 209 | #define MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK GENMASK(15, 0) |
| 210 | |
| 211 | /* aka CCA_NAV_TX_TIME */ |
| 212 | #define MT_MIB_SDR9_DNR(_band) MT_WF_MIB(_band, 0x024) |
| 213 | #define MT_MIB_SDR9_CCA_BUSY_TIME_MASK GENMASK(23, 0) |
| 214 | |
| 215 | #define MT_MIB_SDR10_DNR(_band) MT_WF_MIB(_band, 0x76c) |
| 216 | #define MT_MIB_SDR10_MRDY_COUNT_MASK GENMASK(31, 0) |
| 217 | |
| 218 | #define MT_MIB_SDR11(_band) MT_WF_MIB(_band, 0x790) |
| 219 | #define MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK GENMASK(15, 0) |
| 220 | |
| 221 | /* tx ampdu cnt, full 32 bits */ |
| 222 | #define MT_MIB_SDR12(_band) MT_WF_MIB(_band, 0x558) |
| 223 | |
| 224 | #define MT_MIB_SDR13(_band) MT_WF_MIB(_band, 0x560) |
| 225 | #define MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK GENMASK(15, 0) |
| 226 | |
| 227 | /* counts all mpdus in ampdu, regardless of success */ |
| 228 | #define MT_MIB_SDR14(_band) MT_WF_MIB(_band, 0x564) |
| 229 | #define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK GENMASK(31, 0) |
| 230 | |
| 231 | /* counts all successfully tx'd mpdus in ampdu */ |
| 232 | #define MT_MIB_SDR15(_band) MT_WF_MIB(_band, 0x568) |
| 233 | #define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK GENMASK(31, 0) |
| 234 | |
| 235 | /* in units of 'us' */ |
| 236 | #define MT_MIB_SDR16_DNR(_band) MT_WF_MIB(_band, 0x7fc) |
| 237 | #define MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK GENMASK(23, 0) |
| 238 | |
| 239 | #define MT_MIB_SDR17_DNR(_band) MT_WF_MIB(_band, 0x800) |
| 240 | #define MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK GENMASK(23, 0) |
| 241 | |
| 242 | #define MT_MIB_SDR18(_band) MT_WF_MIB(_band, 0x030) |
| 243 | #define MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK GENMASK(23, 0) |
| 244 | |
| 245 | /* units are us */ |
| 246 | #define MT_MIB_SDR19_DNR(_band) MT_WF_MIB(_band, 0x5ac) |
| 247 | #define MT_MIB_SDR19_CCK_MDRDY_TIME_MASK GENMASK(23, 0) |
| 248 | |
| 249 | #define MT_MIB_SDR20_DNR(_band) MT_WF_MIB(_band, 0x5b0) |
| 250 | #define MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK GENMASK(23, 0) |
| 251 | |
| 252 | #define MT_MIB_SDR21_DNR(_band) MT_WF_MIB(_band, 0x5b4) |
| 253 | #define MT_MIB_SDR20_GREEN_MDRDY_TIME_MASK GENMASK(23, 0) |
| 254 | |
| 255 | /* rx ampdu count, 32-bit */ |
| 256 | #define MT_MIB_SDR22(_band) MT_WF_MIB(_band, 0x770) |
| 257 | |
| 258 | /* rx ampdu bytes count, 32-bit */ |
| 259 | #define MT_MIB_SDR23(_band) MT_WF_MIB(_band, 0x774) |
| 260 | |
| 261 | /* rx ampdu valid subframe count */ |
| 262 | #define MT_MIB_SDR24(_band) MT_WF_MIB(_band, 0x778) |
| 263 | #define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK GENMASK(31, 0) |
| 264 | |
| 265 | /* rx ampdu valid subframe bytes count, 32bits */ |
| 266 | #define MT_MIB_SDR25(_band) MT_WF_MIB(_band, 0x77c) |
| 267 | |
| 268 | /* remaining windows protected stats */ |
| 269 | #define MT_MIB_SDR27(_band) MT_WF_MIB(_band, 0x080) |
| 270 | #define MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK GENMASK(15, 0) |
| 271 | |
| 272 | #define MT_MIB_SDR28(_band) MT_WF_MIB(_band, 0x084) |
| 273 | #define MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK GENMASK(15, 0) |
| 274 | |
| 275 | #define MT_MIB_SDR29(_band) MT_WF_MIB(_band, 0x650) |
| 276 | #define MT_MIB_SDR29_RX_PFDROP_CNT_MASK GENMASK(15, 0) |
| 277 | |
| 278 | #define MT_MIB_SDRVEC(_band) MT_WF_MIB(_band, 0x5a8) |
| 279 | #define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK GENMASK(31, 16) |
| 280 | |
| 281 | /* rx blockack count, 32 bits */ |
| 282 | #define MT_MIB_SDR31(_band) MT_WF_MIB(_band, 0x55c) |
| 283 | |
| 284 | #define MT_MIB_SDR32(_band) MT_WF_MIB(_band, 0x7a8) |
| 285 | #define MT_MIB_SDR32_TX_PKT_EBF_CNT_MASK GENMASK(15, 0) |
| 286 | |
| 287 | #define MT_MIB_SDR33(_band) MT_WF_MIB(_band, 0x088) |
| 288 | #define MT_MIB_SDR32_TX_PKT_IBF_CNT_MASK GENMASK(31, 16) |
| 289 | |
| 290 | #define MT_MIB_SDRMUBF(_band) MT_WF_MIB(_band, 0x7ac) |
| 291 | #define MT_MIB_MU_BF_TX_CNT GENMASK(15, 0) |
| 292 | |
| 293 | /* 36, 37 both DNR */ |
| 294 | |
| 295 | #define MT_MIB_DR8(_band) MT_WF_MIB(_band, 0x56c) |
| 296 | #define MT_MIB_DR9(_band) MT_WF_MIB(_band, 0x570) |
| 297 | #define MT_MIB_DR11(_band) MT_WF_MIB(_band, 0x574) |
| 298 | |
| 299 | #define MT_MIB_MB_SDR0(_band, n) MT_WF_MIB(_band, 0x688 + (n)) |
| 300 | #define MT_MIB_RTS_RETRIES_COUNT_MASK GENMASK(31, 16) |
| 301 | #define MT_MIB_RTS_COUNT_MASK GENMASK(15, 0) |
| 302 | |
| 303 | #define MT_MIB_MB_SDR1(_band, n) MT_WF_MIB(_band, 0x690 + (n)) |
| 304 | #define MT_MIB_BA_MISS_COUNT_MASK GENMASK(15, 0) |
| 305 | #define MT_MIB_ACK_FAIL_COUNT_MASK GENMASK(31, 16) |
| 306 | |
| 307 | #define MT_MIB_MB_SDR2(_band, n) MT_WF_MIB(_band, 0x518 + (n)) |
| 308 | #define MT_MIB_MB_BFTF(_band, n) MT_WF_MIB(_band, 0x510 + (n)) |
| 309 | |
| 310 | #define MT_TX_AGG_CNT(_band, n) MT_WF_MIB(_band, 0x7dc + ((n) << 2)) |
| 311 | #define MT_TX_AGG_CNT2(_band, n) MT_WF_MIB(_band, 0x7ec + ((n) << 2)) |
| 312 | #define MT_MIB_ARNG(_band, n) MT_WF_MIB(_band, 0x0b0 + ((n) << 2)) |
| 313 | #define MT_MIB_ARNCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(7, 0)) |
| 314 | |
| 315 | /* WTBLON TOP */ |
| 316 | #define MT_WTBLON_TOP_BASE 0x820d4000 |
| 317 | #define MT_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs)) |
| 318 | #define MT_WTBLON_TOP_WDUCR MT_WTBLON_TOP(0x370) |
| 319 | #define MT_WTBLON_TOP_WDUCR_GROUP GENMASK(4, 0) |
| 320 | |
| 321 | #define MT_WTBL_UPDATE MT_WTBLON_TOP(0x380) |
| 322 | #define MT_WTBL_UPDATE_WLAN_IDX GENMASK(11, 0) |
| 323 | #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(14) |
| 324 | #define MT_WTBL_UPDATE_BUSY BIT(31) |
| 325 | |
| 326 | /* WTBL */ |
| 327 | #define MT_WTBL_BASE 0x820d8000 |
| 328 | #define MT_WTBL_LMAC_ID GENMASK(14, 8) |
| 329 | #define MT_WTBL_LMAC_DW GENMASK(7, 2) |
| 330 | #define MT_WTBL_LMAC_OFFS(_id, _dw) (MT_WTBL_BASE | \ |
| 331 | FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \ |
| 332 | FIELD_PREP(MT_WTBL_LMAC_DW, _dw)) |
| 333 | |
| 334 | /* AGG: band 0(0x820e2000), band 1(0x820f2000), band 3(0x830e2000) */ |
| 335 | #define MT_WF_AGG_BASE(_band) __BASE(WF_AGG_BASE, (_band)) |
| 336 | #define MT_WF_AGG(_band, ofs) (MT_WF_AGG_BASE(_band) + (ofs)) |
| 337 | |
| 338 | #define MT_AGG_AWSCR0(_band, _n) MT_WF_AGG(_band, (0x030 + (_n) * 4)) |
| 339 | #define MT_AGG_PCR0(_band, _n) MT_WF_AGG(_band, (0x040 + (_n) * 4)) |
| 340 | #define MT_AGG_PCR0_MM_PROT BIT(0) |
| 341 | #define MT_AGG_PCR0_GF_PROT BIT(1) |
| 342 | #define MT_AGG_PCR0_BW20_PROT BIT(2) |
| 343 | #define MT_AGG_PCR0_BW40_PROT BIT(4) |
| 344 | #define MT_AGG_PCR0_BW80_PROT BIT(6) |
| 345 | #define MT_AGG_PCR0_ERP_PROT GENMASK(12, 8) |
| 346 | #define MT_AGG_PCR0_VHT_PROT BIT(13) |
| 347 | #define MT_AGG_PCR0_PTA_WIN_DIS BIT(15) |
| 348 | |
| 349 | #define MT_AGG_PCR1_RTS0_NUM_THRES GENMASK(31, 23) |
| 350 | #define MT_AGG_PCR1_RTS0_LEN_THRES GENMASK(19, 0) |
| 351 | |
| 352 | #define MT_AGG_ACR0(_band) MT_WF_AGG(_band, 0x054) |
| 353 | #define MT_AGG_ACR_CFEND_RATE GENMASK(13, 0) |
| 354 | #define MT_AGG_ACR_BAR_RATE GENMASK(29, 16) |
| 355 | |
| 356 | #define MT_AGG_MRCR(_band) MT_WF_AGG(_band, 0x068) |
| 357 | #define MT_AGG_MRCR_BAR_CNT_LIMIT GENMASK(15, 12) |
| 358 | #define MT_AGG_MRCR_LAST_RTS_CTS_RN BIT(6) |
| 359 | #define MT_AGG_MRCR_RTS_FAIL_LIMIT GENMASK(11, 7) |
| 360 | #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT GENMASK(28, 24) |
| 361 | |
| 362 | #define MT_AGG_ATCR1(_band) MT_WF_AGG(_band, 0x1a8) |
| 363 | #define MT_AGG_ATCR3(_band) MT_WF_AGG(_band, 0x080) |
| 364 | |
| 365 | /* ARB: band 0(0x820e3000), band 1(0x820f3000), band 3(0x830e3000) */ |
| 366 | #define MT_WF_ARB_BASE(_band) __BASE(WF_ARB_BASE, (_band)) |
| 367 | #define MT_WF_ARB(_band, ofs) (MT_WF_ARB_BASE(_band) + (ofs)) |
| 368 | |
| 369 | #define MT_ARB_SCR(_band) MT_WF_ARB(_band, 0x000) |
| 370 | #define MT_ARB_SCR_TX_DISABLE BIT(8) |
| 371 | #define MT_ARB_SCR_RX_DISABLE BIT(9) |
| 372 | |
| 373 | #define MT_ARB_DRNGR0(_band, _n) MT_WF_ARB(_band, (0x1e0 + (_n) * 4)) |
| 374 | |
| 375 | /* RMAC: band 0(0x820e5000), band 1(0x820f5000), band 3(0x830e5000), */ |
| 376 | #define MT_WF_RMAC_BASE(_band) __BASE(WF_RMAC_BASE, (_band)) |
| 377 | #define MT_WF_RMAC(_band, ofs) (MT_WF_RMAC_BASE(_band) + (ofs)) |
| 378 | |
| 379 | #define MT_WF_RFCR(_band) MT_WF_RMAC(_band, 0x000) |
| 380 | #define MT_WF_RFCR_DROP_STBC_MULTI BIT(0) |
| 381 | #define MT_WF_RFCR_DROP_FCSFAIL BIT(1) |
| 382 | #define MT_WF_RFCR_DROP_VERSION BIT(3) |
| 383 | #define MT_WF_RFCR_DROP_PROBEREQ BIT(4) |
| 384 | #define MT_WF_RFCR_DROP_MCAST BIT(5) |
| 385 | #define MT_WF_RFCR_DROP_BCAST BIT(6) |
| 386 | #define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7) |
| 387 | #define MT_WF_RFCR_DROP_A3_MAC BIT(8) |
| 388 | #define MT_WF_RFCR_DROP_A3_BSSID BIT(9) |
| 389 | #define MT_WF_RFCR_DROP_A2_BSSID BIT(10) |
| 390 | #define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11) |
| 391 | #define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12) |
| 392 | #define MT_WF_RFCR_DROP_CTL_RSV BIT(13) |
| 393 | #define MT_WF_RFCR_DROP_CTS BIT(14) |
| 394 | #define MT_WF_RFCR_DROP_RTS BIT(15) |
| 395 | #define MT_WF_RFCR_DROP_DUPLICATE BIT(16) |
| 396 | #define MT_WF_RFCR_DROP_OTHER_BSS BIT(17) |
| 397 | #define MT_WF_RFCR_DROP_OTHER_UC BIT(18) |
| 398 | #define MT_WF_RFCR_DROP_OTHER_TIM BIT(19) |
| 399 | #define MT_WF_RFCR_DROP_NDPA BIT(20) |
| 400 | #define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21) |
| 401 | |
| 402 | #define MT_WF_RFCR1(_band) MT_WF_RMAC(_band, 0x004) |
| 403 | #define MT_WF_RFCR1_DROP_ACK BIT(4) |
| 404 | #define MT_WF_RFCR1_DROP_BF_POLL BIT(5) |
| 405 | #define MT_WF_RFCR1_DROP_BA BIT(6) |
| 406 | #define MT_WF_RFCR1_DROP_CFEND BIT(7) |
| 407 | #define MT_WF_RFCR1_DROP_CFACK BIT(8) |
| 408 | |
| 409 | #define MT_WF_RMAC_MIB_AIRTIME0(_band) MT_WF_RMAC(_band, 0x0380) |
| 410 | #define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31) |
| 411 | |
| 412 | /* WFDMA0 */ |
| 413 | #define MT_WFDMA0_BASE 0xd4000 |
| 414 | #define MT_WFDMA0(ofs) (MT_WFDMA0_BASE + (ofs)) |
| 415 | |
| 416 | #define MT_WFDMA0_RST MT_WFDMA0(0x100) |
| 417 | #define MT_WFDMA0_RST_LOGIC_RST BIT(4) |
| 418 | #define MT_WFDMA0_RST_DMASHDL_ALL_RST BIT(5) |
| 419 | |
| 420 | #define MT_WFDMA0_BUSY_ENA MT_WFDMA0(0x13c) |
| 421 | #define MT_WFDMA0_BUSY_ENA_TX_FIFO0 BIT(0) |
| 422 | #define MT_WFDMA0_BUSY_ENA_TX_FIFO1 BIT(1) |
| 423 | #define MT_WFDMA0_BUSY_ENA_RX_FIFO BIT(2) |
| 424 | |
| 425 | #define MT_WFDMA0_GLO_CFG MT_WFDMA0(0x208) |
| 426 | #define MT_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0) |
| 427 | #define MT_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2) |
| 428 | #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO BIT(28) |
| 429 | #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO BIT(27) |
| 430 | #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21) |
| 431 | |
| 432 | #define MT_WFDMA0_RST_DTX_PTR MT_WFDMA0(0x20c) |
| 433 | #define MT_WFDMA0_PRI_DLY_INT_CFG0 MT_WFDMA0(0x2f0) |
| 434 | #define MT_WFDMA0_PRI_DLY_INT_CFG1 MT_WFDMA0(0x2f4) |
| 435 | #define MT_WFDMA0_PRI_DLY_INT_CFG2 MT_WFDMA0(0x2f8) |
| 436 | |
| 437 | /* WFDMA1 */ |
| 438 | #define MT_WFDMA1_BASE 0xd5000 |
| 439 | #define MT_WFDMA1(ofs) (MT_WFDMA1_BASE + (ofs)) |
| 440 | |
| 441 | #define MT_WFDMA1_RST MT_WFDMA1(0x100) |
| 442 | #define MT_WFDMA1_RST_LOGIC_RST BIT(4) |
| 443 | #define MT_WFDMA1_RST_DMASHDL_ALL_RST BIT(5) |
| 444 | |
| 445 | #define MT_WFDMA1_BUSY_ENA MT_WFDMA1(0x13c) |
| 446 | #define MT_WFDMA1_BUSY_ENA_TX_FIFO0 BIT(0) |
| 447 | #define MT_WFDMA1_BUSY_ENA_TX_FIFO1 BIT(1) |
| 448 | #define MT_WFDMA1_BUSY_ENA_RX_FIFO BIT(2) |
| 449 | |
| 450 | #define MT_WFDMA1_GLO_CFG MT_WFDMA1(0x208) |
| 451 | #define MT_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0) |
| 452 | #define MT_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2) |
| 453 | #define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO BIT(28) |
| 454 | #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO BIT(27) |
| 455 | #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21) |
| 456 | |
| 457 | #define MT_WFDMA1_RST_DTX_PTR MT_WFDMA1(0x20c) |
| 458 | #define MT_WFDMA1_PRI_DLY_INT_CFG0 MT_WFDMA1(0x2f0) |
| 459 | |
| 460 | /* WFDMA CSR */ |
| 461 | #define MT_WFDMA_EXT_CSR_BASE 0xd7000 |
| 462 | #define MT_WFDMA_EXT_CSR(ofs) (MT_WFDMA_EXT_CSR_BASE + (ofs)) |
| 463 | |
| 464 | #define MT_WFDMA_HOST_CONFIG MT_WFDMA_EXT_CSR(0x30) |
| 465 | #define MT_WFDMA_HOST_CONFIG_PDMA_BAND BIT(0) |
| 466 | |
| 467 | #define MT_WFDMA_EXT_CSR_HIF_MISC MT_WFDMA_EXT_CSR(0x44) |
| 468 | #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY BIT(0) |
| 469 | |
| 470 | #define MT_PCIE_RECOG_ID 0xd7090 |
| 471 | #define MT_PCIE_RECOG_ID_MASK GENMASK(30, 0) |
| 472 | #define MT_PCIE_RECOG_ID_SEM BIT(31) |
| 473 | |
| 474 | /* WFDMA0 PCIE1 */ |
| 475 | #define MT_WFDMA0_PCIE1_BASE 0xd8000 |
| 476 | #define MT_WFDMA0_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs)) |
| 477 | |
| 478 | #define MT_WFDMA0_PCIE1_BUSY_ENA MT_WFDMA0_PCIE1(0x13c) |
| 479 | #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0) |
| 480 | #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1) |
| 481 | #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO BIT(2) |
| 482 | |
| 483 | /* WFDMA1 PCIE1 */ |
| 484 | #define MT_WFDMA1_PCIE1_BASE 0xd9000 |
| 485 | #define MT_WFDMA1_PCIE1(ofs) (MT_WFDMA1_PCIE1_BASE + (ofs)) |
| 486 | |
| 487 | #define MT_WFDMA1_PCIE1_BUSY_ENA MT_WFDMA1_PCIE1(0x13c) |
| 488 | #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0) |
| 489 | #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1) |
| 490 | #define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO BIT(2) |
| 491 | |
| 492 | /* WFDMA COMMON */ |
| 493 | #define __RXQ(q) ((q) + __MT_MCUQ_MAX) |
| 494 | #define __TXQ(q) (__RXQ(q) + __MT_RXQ_MAX) |
| 495 | |
| 496 | #define MT_RXQ_VALID(q) (dev->mt76.q_rx[q].ndesc) |
| 497 | |
| 498 | #define MT_Q_ID(q) (dev->q_id[(q)]) |
| 499 | #define MT_Q_BASE(q) ((dev->wfdma_mask >> (q)) & 0x1 ? \ |
| 500 | MT_WFDMA1_BASE : MT_WFDMA0_BASE) |
| 501 | |
| 502 | #define MT_MCUQ_ID(q) MT_Q_ID(q) |
| 503 | #define MT_TXQ_ID(q) MT_Q_ID(__TXQ(q)) |
| 504 | #define MT_RXQ_ID(q) MT_Q_ID(__RXQ(q)) |
| 505 | |
| 506 | #define MT_MCUQ_RING_BASE(q) (MT_Q_BASE(q) + 0x300) |
| 507 | #define MT_TXQ_RING_BASE(q) (MT_Q_BASE(__TXQ(q)) + 0x300) |
| 508 | #define MT_RXQ_RING_BASE(q) (MT_Q_BASE(__RXQ(q)) + 0x500) |
| 509 | |
| 510 | #define MT_MCUQ_EXT_CTRL(q) (MT_Q_BASE(q) + 0x600 + \ |
| 511 | MT_MCUQ_ID(q)* 0x4) |
| 512 | #define MT_RXQ_EXT_CTRL(q) (MT_Q_BASE(__RXQ(q)) + 0x680 + \ |
| 513 | MT_RXQ_ID(q)* 0x4) |
| 514 | #define MT_TXQ_EXT_CTRL(q) (MT_Q_BASE(__TXQ(q)) + 0x600 + \ |
| 515 | MT_TXQ_ID(q)* 0x4) |
| 516 | |
| 517 | #define MT_INT_SOURCE_CSR MT_WFDMA0(0x200) |
| 518 | #define MT_INT_MASK_CSR MT_WFDMA0(0x204) |
| 519 | |
| 520 | #define MT_INT1_SOURCE_CSR MT_WFDMA0_PCIE1(0x200) |
| 521 | #define MT_INT1_MASK_CSR MT_WFDMA0_PCIE1(0x204) |
| 522 | |
| 523 | #define MT_INT_RX_DONE_BAND0 BIT(22) |
| 524 | #define MT_INT_RX_DONE_BAND1 BIT(23) |
| 525 | #define MT_INT_RX_DONE_BAND2 BIT(13) |
| 526 | #define MT_INT_RX_DONE_WM BIT(0) |
| 527 | #define MT_INT_RX_DONE_WA BIT(1) |
| 528 | #define MT_INT_RX_DONE_WA_MAIN BIT(2) |
| 529 | #define MT_INT_RX_DONE_WA_EXT BIT(2) |
| 530 | #define MT_INT_RX_DONE_WA_TRI BIT(2) |
| 531 | #define MT_INT_MCU_CMD BIT(29) |
| 532 | |
| 533 | #define MT_INT_RX(q) (dev->q_int_mask[__RXQ(q)]) |
| 534 | #define MT_INT_TX_MCU(q) (dev->q_int_mask[(q)]) |
| 535 | |
| 536 | #define MT_INT_RX_DONE_MCU (MT_INT_RX(MT_RXQ_MCU) | \ |
| 537 | MT_INT_RX(MT_RXQ_MCU_WA)) |
| 538 | |
| 539 | #define MT_INT_BAND0_RX_DONE (MT_INT_RX(MT_RXQ_MAIN) | \ |
| 540 | MT_INT_RX(MT_RXQ_MAIN_WA)) |
| 541 | |
| 542 | #define MT_INT_BAND1_RX_DONE (MT_INT_RX(MT_RXQ_EXT) | \ |
| 543 | MT_INT_RX(MT_RXQ_EXT_WA) | \ |
| 544 | MT_INT_RX(MT_RXQ_MAIN_WA)) |
| 545 | |
| 546 | #define MT_INT_BAND2_RX_DONE (MT_INT_RX(MT_RXQ_TRI) | \ |
| 547 | MT_INT_RX(MT_RXQ_TRI_WA) | \ |
| 548 | MT_INT_RX(MT_RXQ_MAIN_WA)) |
| 549 | |
| 550 | #define MT_INT_RX_DONE_ALL (MT_INT_RX_DONE_MCU | \ |
| 551 | MT_INT_BAND0_RX_DONE | \ |
| 552 | MT_INT_BAND1_RX_DONE) |
| 553 | |
| 554 | #define MT_INT_TX_DONE_FWDL BIT(26) |
| 555 | #define MT_INT_TX_DONE_MCU_WM BIT(27) |
| 556 | #define MT_INT_TX_DONE_MCU_WA BIT(25) |
| 557 | #define MT_INT_TX_DONE_BAND0 BIT(30) |
| 558 | #define MT_INT_TX_DONE_BAND1 BIT(31) |
| 559 | #define MT_INT_TX_DONE_BAND2 BIT(16) |
| 560 | |
| 561 | #define MT_INT_TX_DONE_MCU (MT_INT_TX_MCU(MT_MCUQ_WA) | \ |
| 562 | MT_INT_TX_MCU(MT_MCUQ_WM) | \ |
| 563 | MT_INT_TX_MCU(MT_MCUQ_FWDL)) |
| 564 | |
| 565 | #define MT_MCU_CMD MT_WFDMA0(0x1f0) |
| 566 | #define MT_MCU_CMD_STOP_DMA_FW_RELOAD BIT(1) |
| 567 | #define MT_MCU_CMD_STOP_DMA BIT(2) |
| 568 | #define MT_MCU_CMD_RESET_DONE BIT(3) |
| 569 | #define MT_MCU_CMD_RECOVERY_DONE BIT(4) |
| 570 | #define MT_MCU_CMD_NORMAL_STATE BIT(5) |
| 571 | #define MT_MCU_CMD_ERROR_MASK GENMASK(5, 1) |
| 572 | |
| 573 | /* TOP RGU */ |
| 574 | #define MT_TOP_RGU_BASE 0x18000000 |
| 575 | #define MT_TOP_PWR_CTRL (MT_TOP_RGU_BASE + (0x0)) |
| 576 | #define MT_TOP_PWR_KEY (0x5746 << 16) |
| 577 | #define MT_TOP_PWR_SW_RST BIT(0) |
| 578 | #define MT_TOP_PWR_SW_PWR_ON GENMASK(3, 2) |
| 579 | #define MT_TOP_PWR_HW_CTRL BIT(4) |
| 580 | #define MT_TOP_PWR_PWR_ON BIT(7) |
| 581 | |
| 582 | #define MT_TOP_RGU_SYSRAM_PDN (MT_TOP_RGU_BASE + 0x050) |
| 583 | #define MT_TOP_RGU_SYSRAM_SLP (MT_TOP_RGU_BASE + 0x054) |
| 584 | #define MT_TOP_WFSYS_PWR (MT_TOP_RGU_BASE + 0x010) |
| 585 | #define MT_TOP_PWR_EN_MASK BIT(7) |
| 586 | #define MT_TOP_PWR_ACK_MASK BIT(6) |
| 587 | #define MT_TOP_PWR_KEY_MASK GENMASK(31, 16) |
| 588 | |
| 589 | /* CONN INFRA BUS ON */ |
| 590 | #define MT_INFRA_BUS_ON_BASE 0xFE000 |
| 591 | #define MT_INFRA_BUS_ON(ofs) (MT_INFRA_BUS_ON_BASE + (ofs)) |
| 592 | |
| 593 | #define MT_INFRA_BUS_ON_REMAP_WF_5_4 MT_INFRA_BUS_ON(0x418) |
| 594 | #define MT_INFRA_BUS_ON_REMAP_WF_5_MASK GENMASK(31, 16) |
| 595 | #define MT_INFRA_BUS_ON_REMAP_WF_4_MASK GENMASK(15, 0) |
| 596 | |
| 597 | /* l1/l2 remap */ |
| 598 | #define MT_HIF_REMAP_L1 0xfe418 |
| 599 | #define MT_HIF_REMAP_L1_MASK GENMASK(15, 0) |
| 600 | #define MT_HIF_REMAP_L1_OFFSET GENMASK(15, 0) |
| 601 | #define MT_HIF_REMAP_L1_BASE GENMASK(31, 16) |
| 602 | #define MT_HIF_REMAP_BASE_L1 0x40000 |
| 603 | |
| 604 | #define MT_HIF_REMAP_L2 0x1b4 |
| 605 | #define MT_HIF_REMAP_L2_MASK GENMASK(19, 0) |
| 606 | #define MT_HIF_REMAP_L2_OFFSET GENMASK(11, 0) |
| 607 | #define MT_HIF_REMAP_L2_BASE GENMASK(31, 12) |
| 608 | #define MT_HIF_REMAP_BASE_L2 0x1000 |
| 609 | |
| 610 | #define MT_INFRA_BASE 0x18000000 |
| 611 | #define MT_WFSYS0_PHY_START 0x18400000 |
| 612 | #define MT_WFSYS1_PHY_START 0x18800000 |
| 613 | #define MT_WFSYS1_PHY_END 0x18bfffff |
| 614 | #define MT_CBTOP1_PHY_START 0x70000000 |
| 615 | #define MT_CBTOP1_PHY_END 0x77ffffff |
| 616 | #define MT_CBTOP2_PHY_START 0xf0000000 |
| 617 | #define MT_CBTOP2_PHY_END 0xffffffff |
| 618 | #define MT_INFRA_MCU_START 0x7c000000 |
| 619 | #define MT_INFRA_MCU_END 0x7c3fffff |
| 620 | #define MT_CONN_INFRA_OFFSET(p) ((p) - MT_INFRA_BASE) |
| 621 | |
| 622 | /* CONN INFRA RGU ON */ |
| 623 | #define MT_INFRA_RGU_BASE 0xF0000 |
| 624 | #define MT_INFRA_RGU(ofs) (MT_INFRA_RGU_BASE + (ofs)) |
| 625 | |
| 626 | #define MT_INFRA_RGU_RGU_ON_SW_RST_B MT_INFRA_RGU(0x120) |
| 627 | #define MT_INFRA_RGU_RGU_ON_SW_RST_B_MASK BIT(0) |
| 628 | |
| 629 | /* FW MODE SYNC */ |
| 630 | #define MT_SWDEF_MODE 0x9143c |
| 631 | #define MT_SWDEF_NORMAL_MODE 0 |
| 632 | #define MT_SWDEF_ICAP_MODE 1 |
| 633 | #define MT_SWDEF_SPECTRUM_MODE 2 |
| 634 | |
| 635 | #define MT_DIC_CMD_REG_BASE 0x41f000 |
| 636 | #define MT_DIC_CMD_REG(ofs) (MT_DIC_CMD_REG_BASE + (ofs)) |
| 637 | #define MT_DIC_CMD_REG_CMD MT_DIC_CMD_REG(0x10) |
| 638 | |
| 639 | #define MT_CPU_UTIL_BASE 0x41f030 |
| 640 | #define MT_CPU_UTIL(ofs) (MT_CPU_UTIL_BASE + (ofs)) |
| 641 | #define MT_CPU_UTIL_BUSY_PCT MT_CPU_UTIL(0x00) |
| 642 | #define MT_CPU_UTIL_PEAK_BUSY_PCT MT_CPU_UTIL(0x04) |
| 643 | #define MT_CPU_UTIL_IDLE_CNT MT_CPU_UTIL(0x08) |
| 644 | #define MT_CPU_UTIL_PEAK_IDLE_CNT MT_CPU_UTIL(0x0c) |
| 645 | #define MT_CPU_UTIL_CTRL MT_CPU_UTIL(0x1c) |
| 646 | |
| 647 | /* LED */ |
| 648 | #define MT_LED_TOP_BASE 0x18013000 |
| 649 | #define MT_LED_PHYS(_n) (MT_LED_TOP_BASE + (_n)) |
| 650 | |
| 651 | #define MT_LED_CTRL(_n) MT_LED_PHYS(0x00 + ((_n) * 4)) |
| 652 | #define MT_LED_CTRL_KICK BIT(7) |
| 653 | #define MT_LED_CTRL_BLINK_MODE BIT(2) |
| 654 | #define MT_LED_CTRL_POLARITY BIT(1) |
| 655 | |
| 656 | #define MT_LED_TX_BLINK(_n) MT_LED_PHYS(0x10 + ((_n) * 4)) |
| 657 | #define MT_LED_TX_BLINK_ON_MASK GENMASK(7, 0) |
| 658 | #define MT_LED_TX_BLINK_OFF_MASK GENMASK(15, 8) |
| 659 | |
| 660 | #define MT_LED_EN(_n) MT_LED_PHYS(0x40 + ((_n) * 4)) |
| 661 | |
| 662 | #define MT_LED_GPIO_MUX2 0x70005058 /* GPIO 18 */ |
| 663 | #define MT_LED_GPIO_MUX3 0x7000505C /* GPIO 26 */ |
| 664 | #define MT_LED_GPIO_SEL_MASK GENMASK(11, 8) |
| 665 | |
| 666 | /* MT TOP */ |
| 667 | #define MT_TOP_BASE 0xe0000 |
| 668 | #define MT_TOP(ofs) (MT_TOP_BASE + (ofs)) |
| 669 | |
| 670 | #define MT_TOP_LPCR_HOST_BAND(_band) MT_TOP(0x10 + ((_band) * 0x10)) |
| 671 | #define MT_TOP_LPCR_HOST_FW_OWN BIT(0) |
| 672 | #define MT_TOP_LPCR_HOST_DRV_OWN BIT(1) |
| 673 | #define MT_TOP_LPCR_HOST_FW_OWN_STAT BIT(2) |
| 674 | |
| 675 | #define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band) MT_TOP(0x14 + ((_band) * 0x10)) |
| 676 | #define MT_TOP_LPCR_HOST_BAND_STAT BIT(0) |
| 677 | |
| 678 | #define MT_TOP_MISC MT_TOP(0xf0) |
| 679 | #define MT_TOP_MISC_FW_STATE GENMASK(2, 0) |
| 680 | |
| 681 | #define MT_HW_BOUND 0x70010020 |
| 682 | #define MT_HW_REV 0x70010204 |
| 683 | #define MT_WF_SUBSYS_RST 0x70002600 |
| 684 | |
| 685 | #define MT_TOP_WFSYS_WAKEUP MT_TOP(0x1a4) |
| 686 | #define MT_TOP_WFSYS_WAKEUP_MASK BIT(0) |
| 687 | |
| 688 | #define MT_TOP_MCU_EMI_BASE MT_TOP(0x1c4) |
| 689 | #define MT_TOP_MCU_EMI_BASE_MASK GENMASK(19, 0) |
| 690 | |
| 691 | #define MT_TOP_CONN_INFRA_WAKEUP MT_TOP(0x1a0) |
| 692 | #define MT_TOP_CONN_INFRA_WAKEUP_MASK BIT(0) |
| 693 | |
| 694 | #define MT_TOP_WFSYS_RESET_STATUS MT_TOP(0x2cc) |
| 695 | #define MT_TOP_WFSYS_RESET_STATUS_MASK BIT(30) |
| 696 | |
| 697 | /* SEMA */ |
| 698 | #define MT_SEMA_BASE 0x18070000 |
| 699 | #define MT_SEMA(ofs) (MT_SEMA_BASE + (ofs)) |
| 700 | |
| 701 | #define MT_SEMA_RFSPI_STATUS (MT_SEMA(0x2000) + (11 * 4)) |
| 702 | #define MT_SEMA_RFSPI_RELEASE (MT_SEMA(0x2200) + (11 * 4)) |
| 703 | #define MT_SEMA_RFSPI_STATUS_MASK BIT(1) |
| 704 | |
| 705 | /* MCU BUS */ |
| 706 | #define MT_MCU_BUS_BASE 0x00000 |
| 707 | #define MT_MCU_BUS(ofs) (MT_MCU_BUS_BASE + (ofs)) |
| 708 | |
| 709 | #define MT_MCU_BUS_TIMEOUT MT_MCU_BUS(0xf0440) |
| 710 | #define MT_MCU_BUS_TIMEOUT_SET_MASK GENMASK(7, 0) |
| 711 | #define MT_MCU_BUS_TIMEOUT_CG_EN_MASK BIT(28) |
| 712 | #define MT_MCU_BUS_TIMEOUT_EN_MASK BIT(31) |
| 713 | |
| 714 | #define MT_MCU_BUS_REMAP MT_MCU_BUS(0x120) |
| 715 | |
| 716 | /* TOP CFG */ |
| 717 | #define MT_TOP_CFG_BASE 0x184b0000 |
| 718 | #define MT_TOP_CFG(ofs) (MT_TOP_CFG_BASE + (ofs)) |
| 719 | |
| 720 | #define MT_TOP_CFG_IP_VERSION_ADDR MT_TOP_CFG(0x010) |
| 721 | |
| 722 | /* TOP CFG ON */ |
| 723 | #define MT_TOP_CFG_ON_BASE 0xc1000 |
| 724 | #define MT_TOP_CFG_ON(ofs) (MT_TOP_CFG_ON_BASE + (ofs)) |
| 725 | |
| 726 | #define MT_TOP_CFG_ON_ROM_IDX MT_TOP_CFG_ON(0x604) |
| 727 | #define MT_TOP_CFG_ON_ROM_IDLE 0x1D1E |
| 728 | #define MT_TOP_CFG_ON_ROM_STATE_MASK GENMASK(15, 0) |
| 729 | |
| 730 | /* SLP CTRL */ |
| 731 | #define MT_SLP_BASE 0x184c3000 |
| 732 | #define MT_SLP(ofs) (MT_SLP_BASE + (ofs)) |
| 733 | |
| 734 | #define MT_SLP_STATUS MT_SLP(0x00c) |
| 735 | #define MT_SLP_WFDMA2CONN_MASK (BIT(21) | BIT(23)) |
| 736 | #define MT_SLP_CTRL_EN_MASK BIT(0) |
| 737 | #define MT_SLP_CTRL_BSY_MASK BIT(1) |
| 738 | |
| 739 | /* MCU BUS DBG */ |
| 740 | #define MT_MCU_BUS_DBG_BASE 0x18500000 |
| 741 | #define MT_MCU_BUS_DBG(ofs) (MT_MCU_BUS_DBG_BASE + (ofs)) |
| 742 | |
| 743 | #define MT_MCU_BUS_DBG_TIMEOUT MT_MCU_BUS_DBG(0x0) |
| 744 | #define MT_MCU_BUS_DBG_TIMEOUT_SET_MASK GENMASK(31, 16) |
| 745 | #define MT_MCU_BUS_DBG_TIMEOUT_CK_EN_MASK BIT(3) |
| 746 | #define MT_MCU_BUS_DBG_TIMEOUT_EN_MASK BIT(2) |
| 747 | |
| 748 | /* PCIE MAC */ |
| 749 | #define MT_PCIE_MAC_BASE 0x10000 |
| 750 | #define MT_PCIE_MAC(ofs) (MT_PCIE_MAC_BASE + (ofs)) |
| 751 | #define MT_PCIE_MAC_INT_ENABLE MT_PCIE_MAC(0x188) |
| 752 | |
| 753 | #define MT_PCIE1_MAC_BASE 0x70000 |
| 754 | #define MT_PCIE1_MAC(ofs) (MT_PCIE1_MAC_BASE + (ofs)) |
| 755 | |
| 756 | #define MT_PCIE1_MAC_INT_ENABLE MT_PCIE1_MAC(0x188) |
| 757 | |
| 758 | /* PP TOP */ |
| 759 | #define MT_WF_PP_TOP_BASE 0x820cc000 |
| 760 | #define MT_WF_PP_TOP(ofs) (MT_WF_PP_TOP_BASE + (ofs)) |
| 761 | |
| 762 | #define MT_WF_PP_TOP_RXQ_WFDMA_CF_5 MT_WF_PP_TOP(0x0e8) |
| 763 | #define MT_WF_PP_TOP_RXQ_QID6_WFDMA_HIF_SEL_MASK BIT(6) |
| 764 | |
| 765 | #define MT_WF_IRPI_BASE 0x83000000 |
| 766 | #define MT_WF_IRPI(ofs) (MT_WF_IRPI_BASE + (ofs)) |
| 767 | |
| 768 | #define MT_WF_IRPI_NSS(phy, nss) MT_WF_IRPI(0x1000 + ((phy) << 20) + ((nss) << 16)) |
| 769 | |
| 770 | /* PHY */ |
| 771 | #define MT_WF_PHY_BASE 0x83080000 |
| 772 | #define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs)) |
| 773 | |
| 774 | #define MT_WF_PHY_RX_CTRL1(_phy) MT_WF_PHY(0x2004 + ((_phy) << 20)) |
| 775 | #define MT_WF_PHY_RX_CTRL1_IPI_EN GENMASK(2, 0) |
| 776 | #define MT_WF_PHY_RX_CTRL1_STSCNT_EN GENMASK(11, 9) |
| 777 | |
| 778 | #define MT_WF_PHY_RXTD12(_phy) MT_WF_PHY(0x8230 + ((_phy) << 20)) |
| 779 | #define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY BIT(18) |
| 780 | #define MT_WF_PHY_RXTD12_IRPI_SW_CLR BIT(29) |
| 781 | |
| 782 | #define MT_MCU_WM_CIRQ_BASE 0x89010000 |
| 783 | #define MT_MCU_WM_CIRQ(ofs) (MT_MCU_WM_CIRQ_BASE + (ofs)) |
| 784 | #define MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR MT_MCU_WM_CIRQ(0x80) |
| 785 | #define MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR MT_MCU_WM_CIRQ(0xc0) |
| 786 | |
| 787 | #endif |