blob: 5add1dd36dbead583df8f5c3f38d73e14bfdc1c3 [file] [log] [blame]
developerb11a5392022-03-31 00:34:47 +08001/* SPDX-License-Identifier: ISC */
2/* Copyright (C) 2020 MediaTek Inc. */
3
4#ifndef __MT7915_MAC_H
5#define __MT7915_MAC_H
6
7#define MT_CT_PARSE_LEN 72
8#define MT_CT_DMA_BUF_NUM 2
9
10#define MT_RXD0_LENGTH GENMASK(15, 0)
11#define MT_RXD0_PKT_TYPE GENMASK(31, 27)
12
13#define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16)
14#define MT_RXD0_NORMAL_IP_SUM BIT(23)
15#define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24)
16
17enum rx_pkt_type {
18 PKT_TYPE_TXS,
19 PKT_TYPE_TXRXV,
20 PKT_TYPE_NORMAL,
21 PKT_TYPE_RX_DUP_RFB,
22 PKT_TYPE_RX_TMR,
23 PKT_TYPE_RETRIEVE,
24 PKT_TYPE_TXRX_NOTIFY,
25 PKT_TYPE_RX_EVENT,
26 PKT_TYPE_RX_FW_MONITOR = 0x0c,
27};
28
29/* RXD DW1 */
30#define MT_RXD1_NORMAL_WLAN_IDX GENMASK(9, 0)
31#define MT_RXD1_NORMAL_GROUP_1 BIT(11)
32#define MT_RXD1_NORMAL_GROUP_2 BIT(12)
33#define MT_RXD1_NORMAL_GROUP_3 BIT(13)
34#define MT_RXD1_NORMAL_GROUP_4 BIT(14)
35#define MT_RXD1_NORMAL_GROUP_5 BIT(15)
36#define MT_RXD1_NORMAL_SEC_MODE GENMASK(20, 16)
37#define MT_RXD1_NORMAL_KEY_ID GENMASK(22, 21)
38#define MT_RXD1_NORMAL_CM BIT(23)
39#define MT_RXD1_NORMAL_CLM BIT(24)
40#define MT_RXD1_NORMAL_ICV_ERR BIT(25)
41#define MT_RXD1_NORMAL_TKIP_MIC_ERR BIT(26)
42#define MT_RXD1_NORMAL_FCS_ERR BIT(27)
43#define MT_RXD1_NORMAL_BAND_IDX BIT(28)
44#define MT_RXD1_NORMAL_SPP_EN BIT(29)
45#define MT_RXD1_NORMAL_ADD_OM BIT(30)
46#define MT_RXD1_NORMAL_SEC_DONE BIT(31)
47
48/* RXD DW2 */
49#define MT_RXD2_NORMAL_BSSID GENMASK(5, 0)
50#define MT_RXD2_NORMAL_CO_ANT BIT(6)
51#define MT_RXD2_NORMAL_BF_CQI BIT(7)
52#define MT_RXD2_NORMAL_MAC_HDR_LEN GENMASK(12, 8)
53#define MT_RXD2_NORMAL_HDR_TRANS BIT(13)
54#define MT_RXD2_NORMAL_HDR_OFFSET GENMASK(15, 14)
55#define MT_RXD2_NORMAL_TID GENMASK(19, 16)
56#define MT_RXD2_NORMAL_MU_BAR BIT(21)
57#define MT_RXD2_NORMAL_SW_BIT BIT(22)
58#define MT_RXD2_NORMAL_AMSDU_ERR BIT(23)
59#define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24)
60#define MT_RXD2_NORMAL_HDR_TRANS_ERROR BIT(25)
61#define MT_RXD2_NORMAL_INT_FRAME BIT(26)
62#define MT_RXD2_NORMAL_FRAG BIT(27)
63#define MT_RXD2_NORMAL_NULL_FRAME BIT(28)
64#define MT_RXD2_NORMAL_NDATA BIT(29)
65#define MT_RXD2_NORMAL_NON_AMPDU BIT(30)
66#define MT_RXD2_NORMAL_BF_REPORT BIT(31)
67
68/* RXD DW3 */
69#define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0)
70#define MT_RXD3_NORMAL_CH_FREQ GENMASK(15, 8)
71#define MT_RXD3_NORMAL_ADDR_TYPE GENMASK(17, 16)
72#define MT_RXD3_NORMAL_U2M BIT(0)
73#define MT_RXD3_NORMAL_HTC_VLD BIT(0)
74#define MT_RXD3_NORMAL_TSF_COMPARE_LOSS BIT(19)
75#define MT_RXD3_NORMAL_BEACON_MC BIT(20)
76#define MT_RXD3_NORMAL_BEACON_UC BIT(21)
77#define MT_RXD3_NORMAL_AMSDU BIT(22)
78#define MT_RXD3_NORMAL_MESH BIT(23)
79#define MT_RXD3_NORMAL_MHCP BIT(24)
80#define MT_RXD3_NORMAL_NO_INFO_WB BIT(25)
81#define MT_RXD3_NORMAL_DISABLE_RX_HDR_TRANS BIT(26)
82#define MT_RXD3_NORMAL_POWER_SAVE_STAT BIT(27)
83#define MT_RXD3_NORMAL_MORE BIT(28)
84#define MT_RXD3_NORMAL_UNWANT BIT(29)
85#define MT_RXD3_NORMAL_RX_DROP BIT(30)
86#define MT_RXD3_NORMAL_VLAN2ETH BIT(31)
87
88/* RXD DW4 */
89#define MT_RXD4_NORMAL_PAYLOAD_FORMAT GENMASK(1, 0)
90#define MT_RXD4_FIRST_AMSDU_FRAME GENMASK(1, 0)
91#define MT_RXD4_MID_AMSDU_FRAME BIT(1)
92#define MT_RXD4_LAST_AMSDU_FRAME BIT(0)
93
94#define MT_RXD4_NORMAL_PATTERN_DROP BIT(9)
95#define MT_RXD4_NORMAL_CLS BIT(10)
96#define MT_RXD4_NORMAL_OFLD GENMASK(12, 11)
97#define MT_RXD4_NORMAL_MAGIC_PKT BIT(13)
98#define MT_RXD4_NORMAL_WOL GENMASK(18, 14)
99#define MT_RXD4_NORMAL_CLS_BITMAP GENMASK(28, 19)
100#define MT_RXD3_NORMAL_PF_MODE BIT(29)
101#define MT_RXD3_NORMAL_PF_STS GENMASK(31, 30)
102
103#define MT_RXV_HDR_BAND_IDX BIT(24)
104
105/* RXD GROUP4 */
106#define MT_RXD6_FRAME_CONTROL GENMASK(15, 0)
107#define MT_RXD6_TA_LO GENMASK(31, 16)
108
109#define MT_RXD7_TA_HI GENMASK(31, 0)
110
111#define MT_RXD8_SEQ_CTRL GENMASK(15, 0)
112#define MT_RXD8_QOS_CTL GENMASK(31, 16)
113
114#define MT_RXD9_HT_CONTROL GENMASK(31, 0)
115
116/* P-RXV */
117#define MT_PRXV_TX_RATE GENMASK(6, 0)
118#define MT_PRXV_TX_DCM BIT(4)
119#define MT_PRXV_TX_ER_SU_106T BIT(5)
120#define MT_PRXV_NSTS GENMASK(9, 7)
121#define MT_PRXV_TXBF BIT(10)
122#define MT_PRXV_HT_AD_CODE BIT(11)
123#define MT_PRXV_HE_RU_ALLOC_L GENMASK(31, 28)
124#define MT_PRXV_HE_RU_ALLOC_H GENMASK(3, 0)
125#define MT_PRXV_RCPI3 GENMASK(31, 24)
126#define MT_PRXV_RCPI2 GENMASK(23, 16)
127#define MT_PRXV_RCPI1 GENMASK(15, 8)
128#define MT_PRXV_RCPI0 GENMASK(7, 0)
129#define MT_PRXV_HT_SHORT_GI GENMASK(16, 15)
130#define MT_PRXV_HT_STBC GENMASK(23, 22)
131#define MT_PRXV_TX_MODE GENMASK(27, 24)
132#define MT_PRXV_FRAME_MODE GENMASK(14, 12)
133#define MT_PRXV_DCM BIT(17)
134#define MT_PRXV_NUM_RX BIT(20, 18)
135
136/* C-RXV */
137#define MT_CRXV_HT_STBC GENMASK(1, 0)
138#define MT_CRXV_TX_MODE GENMASK(7, 4)
139#define MT_CRXV_FRAME_MODE GENMASK(10, 8)
140#define MT_CRXV_HT_SHORT_GI GENMASK(14, 13)
141#define MT_CRXV_HE_LTF_SIZE GENMASK(18, 17)
142#define MT_CRXV_HE_LDPC_EXT_SYM BIT(20)
143#define MT_CRXV_HE_PE_DISAMBIG BIT(23)
144#define MT_CRXV_HE_NUM_USER GENMASK(30, 24)
145#define MT_CRXV_HE_UPLINK BIT(31)
146#define MT_CRXV_HE_RU0 GENMASK(7, 0)
147#define MT_CRXV_HE_RU1 GENMASK(15, 8)
148#define MT_CRXV_HE_RU2 GENMASK(23, 16)
149#define MT_CRXV_HE_RU3 GENMASK(31, 24)
150
151#define MT_CRXV_HE_MU_AID GENMASK(30, 20)
152
153#define MT_CRXV_HE_SR_MASK GENMASK(11, 8)
154#define MT_CRXV_HE_SR1_MASK GENMASK(16, 12)
155#define MT_CRXV_HE_SR2_MASK GENMASK(20, 17)
156#define MT_CRXV_HE_SR3_MASK GENMASK(24, 21)
157
158#define MT_CRXV_HE_BSS_COLOR GENMASK(5, 0)
159#define MT_CRXV_HE_TXOP_DUR GENMASK(12, 6)
160#define MT_CRXV_HE_BEAM_CHNG BIT(13)
161#define MT_CRXV_HE_DOPPLER BIT(16)
162
163#define MT_CRXV_SNR GENMASK(18, 13)
164#define MT_CRXV_FOE_LO GENMASK(31, 19)
165#define MT_CRXV_FOE_HI GENMASK(6, 0)
166#define MT_CRXV_FOE_SHIFT 13
167
168enum tx_header_format {
169 MT_HDR_FORMAT_802_3,
170 MT_HDR_FORMAT_CMD,
171 MT_HDR_FORMAT_802_11,
172 MT_HDR_FORMAT_802_11_EXT,
173};
174
175enum tx_pkt_type {
176 MT_TX_TYPE_CT,
177 MT_TX_TYPE_SF,
178 MT_TX_TYPE_CMD,
179 MT_TX_TYPE_FW,
180};
181
182enum tx_port_idx {
183 MT_TX_PORT_IDX_LMAC,
184 MT_TX_PORT_IDX_MCU
185};
186
187enum tx_mcu_port_q_idx {
188 MT_TX_MCU_PORT_RX_Q0 = 0x20,
189 MT_TX_MCU_PORT_RX_Q1,
190 MT_TX_MCU_PORT_RX_Q2,
191 MT_TX_MCU_PORT_RX_Q3,
192 MT_TX_MCU_PORT_RX_FWDL = 0x3e
193};
194
195#define MT_CT_INFO_APPLY_TXD BIT(0)
196#define MT_CT_INFO_COPY_HOST_TXD_ALL BIT(1)
197#define MT_CT_INFO_MGMT_FRAME BIT(2)
198#define MT_CT_INFO_NONE_CIPHER_FRAME BIT(3)
199#define MT_CT_INFO_HSR2_TX BIT(4)
200#define MT_CT_INFO_FROM_HOST BIT(7)
201
202#define MT_TXD_SIZE (8 * 4)
203
204#define MT_TXD0_Q_IDX GENMASK(31, 25)
205#define MT_TXD0_PKT_FMT GENMASK(24, 23)
206#define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16)
207#define MT_TXD0_TX_BYTES GENMASK(15, 0)
208
209#define MT_TXD1_LONG_FORMAT BIT(31)
210#define MT_TXD1_TGID BIT(30)
211#define MT_TXD1_OWN_MAC GENMASK(29, 24)
212#define MT_TXD1_AMSDU BIT(23)
213#define MT_TXD1_TID GENMASK(22, 20)
214#define MT_TXD1_HDR_PAD GENMASK(19, 18)
215#define MT_TXD1_HDR_FORMAT GENMASK(17, 16)
216#define MT_TXD1_HDR_INFO GENMASK(15, 11)
217#define MT_TXD1_ETH_802_3 BIT(15)
218#define MT_TXD1_VTA BIT(10)
219#define MT_TXD1_WLAN_IDX GENMASK(9, 0)
220
221#define MT_TXD2_FIX_RATE BIT(31)
222#define MT_TXD2_FIXED_RATE BIT(30)
223#define MT_TXD2_POWER_OFFSET GENMASK(29, 24)
224#define MT_TXD2_MAX_TX_TIME GENMASK(23, 16)
225#define MT_TXD2_FRAG GENMASK(15, 14)
226#define MT_TXD2_HTC_VLD BIT(13)
227#define MT_TXD2_DURATION BIT(12)
228#define MT_TXD2_BIP BIT(11)
229#define MT_TXD2_MULTICAST BIT(10)
230#define MT_TXD2_RTS BIT(9)
231#define MT_TXD2_SOUNDING BIT(8)
232#define MT_TXD2_NDPA BIT(7)
233#define MT_TXD2_NDP BIT(6)
234#define MT_TXD2_FRAME_TYPE GENMASK(5, 4)
235#define MT_TXD2_SUB_TYPE GENMASK(3, 0)
236
237#define MT_TXD3_SN_VALID BIT(31)
238#define MT_TXD3_PN_VALID BIT(30)
239#define MT_TXD3_SW_POWER_MGMT BIT(29)
240#define MT_TXD3_BA_DISABLE BIT(28)
241#define MT_TXD3_SEQ GENMASK(27, 16)
242#define MT_TXD3_REM_TX_COUNT GENMASK(15, 11)
243#define MT_TXD3_TX_COUNT GENMASK(10, 6)
244#define MT_TXD3_TIMING_MEASURE BIT(5)
245#define MT_TXD3_DAS BIT(4)
246#define MT_TXD3_EEOSP BIT(3)
247#define MT_TXD3_EMRD BIT(2)
248#define MT_TXD3_PROTECT_FRAME BIT(1)
249#define MT_TXD3_NO_ACK BIT(0)
250
251#define MT_TXD4_PN_LOW GENMASK(31, 0)
252
253#define MT_TXD5_PN_HIGH GENMASK(31, 16)
254#define MT_TXD5_MD BIT(15)
255#define MT_TXD5_ADD_BA BIT(14)
256#define MT_TXD5_TX_STATUS_HOST BIT(10)
257#define MT_TXD5_TX_STATUS_MCU BIT(9)
258#define MT_TXD5_TX_STATUS_FMT BIT(8)
259#define MT_TXD5_PID GENMASK(7, 0)
260
261#define MT_TXD6_TX_IBF BIT(31)
262#define MT_TXD6_TX_EBF BIT(30)
263#define MT_TXD6_TX_RATE GENMASK(29, 16)
264#define MT_TXD6_SGI GENMASK(15, 14)
265#define MT_TXD6_HELTF GENMASK(13, 12)
266#define MT_TXD6_LDPC BIT(11)
267#define MT_TXD6_SPE_ID_IDX BIT(10)
268#define MT_TXD6_ANT_ID GENMASK(7, 4)
269#define MT_TXD6_DYN_BW BIT(3)
270#define MT_TXD6_FIXED_BW BIT(2)
271#define MT_TXD6_BW GENMASK(1, 0)
272
273#define MT_TXD7_TXD_LEN GENMASK(31, 30)
274#define MT_TXD7_UDP_TCP_SUM BIT(29)
275#define MT_TXD7_IP_SUM BIT(28)
276
277#define MT_TXD7_TYPE GENMASK(21, 20)
278#define MT_TXD7_SUB_TYPE GENMASK(19, 16)
279
280#define MT_TXD7_PSE_FID GENMASK(27, 16)
281#define MT_TXD7_SPE_IDX GENMASK(15, 11)
282#define MT_TXD7_HW_AMSDU BIT(10)
283#define MT_TXD7_TX_TIME GENMASK(9, 0)
284
285#define MT_TX_RATE_STBC BIT(13)
286#define MT_TX_RATE_NSS GENMASK(12, 10)
287#define MT_TX_RATE_MODE GENMASK(9, 6)
288#define MT_TX_RATE_SU_EXT_TONE BIT(5)
289#define MT_TX_RATE_DCM BIT(4)
290/* VHT/HE only use bits 0-3 */
291#define MT_TX_RATE_IDX GENMASK(5, 0)
292
293#define MT_TXP_MAX_BUF_NUM 6
294
295struct mt7915_txp {
296 __le16 flags;
297 __le16 token;
298 u8 bss_idx;
299 __le16 rept_wds_wcid;
300 u8 nbuf;
301 __le32 buf[MT_TXP_MAX_BUF_NUM];
302 __le16 len[MT_TXP_MAX_BUF_NUM];
303} __packed __aligned(4);
304
305struct mt7915_tx_free {
306 __le16 rx_byte_cnt;
307 __le16 ctrl;
308 __le32 txd;
309 __le32 info[];
310} __packed __aligned(4);
311
312#define MT_TX_FREE_VER GENMASK(18, 16)
313#define MT_TX_FREE_MSDU_CNT GENMASK(9, 0)
314#define MT_TX_FREE_WLAN_ID GENMASK(23, 14)
315#define MT_TX_FREE_LATENCY GENMASK(12, 0)
316/* 0: success, others: dropped */
317#define MT_TX_FREE_MSDU_ID GENMASK(30, 16)
318#define MT_TX_FREE_PAIR BIT(31)
319#define MT_TX_FREE_MPDU_HEADER BIT(30)
320#define MT_TX_FREE_MSDU_ID_V3 GENMASK(14, 0)
321
322/* will support this field in further revision */
323#define MT_TX_FREE_RATE GENMASK(13, 0)
324
325#define MT_TXS0_FIXED_RATE BIT(31)
326#define MT_TXS0_BW GENMASK(30, 29)
327#define MT_TXS0_TID GENMASK(28, 26)
328#define MT_TXS0_AMPDU BIT(25)
329#define MT_TXS0_TXS_FORMAT GENMASK(24, 23)
330#define MT_TXS0_BA_ERROR BIT(22)
331#define MT_TXS0_PS_FLAG BIT(21)
332#define MT_TXS0_TXOP_TIMEOUT BIT(20)
333#define MT_TXS0_BIP_ERROR BIT(19)
334
335#define MT_TXS0_QUEUE_TIMEOUT BIT(18)
336#define MT_TXS0_RTS_TIMEOUT BIT(17)
337#define MT_TXS0_ACK_TIMEOUT BIT(16)
338#define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16)
339
340#define MT_TXS0_TX_STATUS_HOST BIT(15)
341#define MT_TXS0_TX_STATUS_MCU BIT(14)
342#define MT_TXS0_TX_RATE GENMASK(13, 0)
343
344#define MT_TXS1_SEQNO GENMASK(31, 20)
345#define MT_TXS1_RESP_RATE GENMASK(19, 16)
346#define MT_TXS1_RXV_SEQNO GENMASK(15, 8)
347#define MT_TXS1_TX_POWER_DBM GENMASK(7, 0)
348
349#define MT_TXS2_BF_STATUS GENMASK(31, 30)
350#define MT_TXS2_LAST_TX_RATE GENMASK(29, 27)
351#define MT_TXS2_SHARED_ANTENNA BIT(26)
352#define MT_TXS2_WCID GENMASK(25, 16)
353#define MT_TXS2_TX_DELAY GENMASK(15, 0)
354
355#define MT_TXS3_PID GENMASK(31, 24)
356#define MT_TXS3_ANT_ID GENMASK(23, 0)
357
358#define MT_TXS4_TIMESTAMP GENMASK(31, 0)
359
360#define MT_TXS5_F0_FINAL_MPDU BIT(31)
361#define MT_TXS5_F0_QOS BIT(30)
362#define MT_TXS5_F0_TX_COUNT GENMASK(29, 25)
363#define MT_TXS5_F0_FRONT_TIME GENMASK(24, 0)
364#define MT_TXS5_F1_MPDU_TX_COUNT GENMASK(31, 24)
365#define MT_TXS5_F1_MPDU_TX_BYTES GENMASK(23, 0)
366
367#define MT_TXS6_F0_NOISE_3 GENMASK(31, 24)
368#define MT_TXS6_F0_NOISE_2 GENMASK(23, 16)
369#define MT_TXS6_F0_NOISE_1 GENMASK(15, 8)
370#define MT_TXS6_F0_NOISE_0 GENMASK(7, 0)
371#define MT_TXS6_F1_MPDU_FAIL_COUNT GENMASK(31, 24)
372#define MT_TXS6_F1_MPDU_FAIL_BYTES GENMASK(23, 0)
373
374#define MT_TXS7_F0_RCPI_3 GENMASK(31, 24)
375#define MT_TXS7_F0_RCPI_2 GENMASK(23, 16)
376#define MT_TXS7_F0_RCPI_1 GENMASK(15, 8)
377#define MT_TXS7_F0_RCPI_0 GENMASK(7, 0)
378#define MT_TXS7_F1_MPDU_RETRY_COUNT GENMASK(31, 24)
379#define MT_TXS7_F1_MPDU_RETRY_BYTES GENMASK(23, 0)
380
381struct mt7915_dfs_pulse {
382 u32 max_width; /* us */
383 int max_pwr; /* dbm */
384 int min_pwr; /* dbm */
385 u32 min_stgr_pri; /* us */
386 u32 max_stgr_pri; /* us */
387 u32 min_cr_pri; /* us */
388 u32 max_cr_pri; /* us */
389};
390
391struct mt7915_dfs_pattern {
392 u8 enb;
393 u8 stgr;
394 u8 min_crpn;
395 u8 max_crpn;
396 u8 min_crpr;
397 u8 min_pw;
398 u32 min_pri;
399 u32 max_pri;
400 u8 max_pw;
401 u8 min_crbn;
402 u8 max_crbn;
403 u8 min_stgpn;
404 u8 max_stgpn;
405 u8 min_stgpr;
406 u8 rsv[2];
407 u32 min_stgpr_diff;
408} __packed;
409
410struct mt7915_dfs_radar_spec {
411 struct mt7915_dfs_pulse pulse_th;
412 struct mt7915_dfs_pattern radar_pattern[16];
413};
414
415static inline struct mt7915_txp *
416mt7915_txwi_to_txp(struct mt76_dev *dev, struct mt76_txwi_cache *t)
417{
418 u8 *txwi;
419
420 if (!t)
421 return NULL;
422
423 txwi = mt76_get_txwi_ptr(dev, t);
424
425 return (struct mt7915_txp *)(txwi + MT_TXD_SIZE);
426}
427
428#endif