blob: 9288d467bfa795c3e55abc612bef394286af1830 [file] [log] [blame]
developerb11a5392022-03-31 00:34:47 +08001/* SPDX-License-Identifier: ISC */
2/* Copyright (C) 2020 MediaTek Inc. */
3
4#ifndef __MT76_CONNAC_MCU_H
5#define __MT76_CONNAC_MCU_H
6
7#include "mt76_connac.h"
8
9#define FW_FEATURE_SET_ENCRYPT BIT(0)
10#define FW_FEATURE_SET_KEY_IDX GENMASK(2, 1)
11#define FW_FEATURE_ENCRY_MODE BIT(4)
12#define FW_FEATURE_OVERRIDE_ADDR BIT(5)
13
14#define DL_MODE_ENCRYPT BIT(0)
15#define DL_MODE_KEY_IDX GENMASK(2, 1)
16#define DL_MODE_RESET_SEC_IV BIT(3)
17#define DL_MODE_WORKING_PDA_CR4 BIT(4)
18#define DL_MODE_VALID_RAM_ENTRY BIT(5)
19#define DL_CONFIG_ENCRY_MODE_SEL BIT(6)
20#define DL_MODE_NEED_RSP BIT(31)
21
22#define FW_START_OVERRIDE BIT(0)
23#define FW_START_WORKING_PDA_CR4 BIT(2)
24
25#define PATCH_SEC_NOT_SUPPORT GENMASK(31, 0)
26#define PATCH_SEC_TYPE_MASK GENMASK(15, 0)
27#define PATCH_SEC_TYPE_INFO 0x2
28
29struct tlv {
30 __le16 tag;
31 __le16 len;
32} __packed;
33
34struct bss_info_omac {
35 __le16 tag;
36 __le16 len;
37 u8 hw_bss_idx;
38 u8 omac_idx;
39 u8 band_idx;
40 u8 rsv0;
41 __le32 conn_type;
42 u32 rsv1;
43} __packed;
44
45struct bss_info_basic {
46 __le16 tag;
47 __le16 len;
48 __le32 network_type;
49 u8 active;
50 u8 rsv0;
51 __le16 bcn_interval;
52 u8 bssid[ETH_ALEN];
53 u8 wmm_idx;
54 u8 dtim_period;
55 u8 bmc_wcid_lo;
56 u8 cipher;
57 u8 phy_mode;
58 u8 max_bssid; /* max BSSID. range: 1 ~ 8, 0: MBSSID disabled */
59 u8 non_tx_bssid;/* non-transmitted BSSID, 0: transmitted BSSID */
60 u8 bmc_wcid_hi; /* high Byte and version */
61 u8 rsv[2];
62} __packed;
63
64struct bss_info_rf_ch {
65 __le16 tag;
66 __le16 len;
67 u8 pri_ch;
68 u8 center_ch0;
69 u8 center_ch1;
70 u8 bw;
71 u8 he_ru26_block; /* 1: don't send HETB in RU26, 0: allow */
72 u8 he_all_disable; /* 1: disallow all HETB, 0: allow */
73 u8 rsv[2];
74} __packed;
75
76struct bss_info_ext_bss {
77 __le16 tag;
78 __le16 len;
79 __le32 mbss_tsf_offset; /* in unit of us */
80 u8 rsv[8];
81} __packed;
82
83enum {
84 BSS_INFO_OMAC,
85 BSS_INFO_BASIC,
86 BSS_INFO_RF_CH, /* optional, for BT/LTE coex */
87 BSS_INFO_PM, /* sta only */
88 BSS_INFO_UAPSD, /* sta only */
89 BSS_INFO_ROAM_DETECT, /* obsoleted */
90 BSS_INFO_LQ_RM, /* obsoleted */
91 BSS_INFO_EXT_BSS,
92 BSS_INFO_BMC_RATE, /* for bmc rate control in CR4 */
93 BSS_INFO_SYNC_MODE, /* obsoleted */
94 BSS_INFO_RA,
95 BSS_INFO_HW_AMSDU,
96 BSS_INFO_BSS_COLOR,
97 BSS_INFO_HE_BASIC,
98 BSS_INFO_PROTECT_INFO,
99 BSS_INFO_OFFLOAD,
100 BSS_INFO_11V_MBSSID,
101 BSS_INFO_MAX_NUM
102};
103
104/* sta_rec */
105
106struct sta_ntlv_hdr {
107 u8 rsv[2];
108 __le16 tlv_num;
109} __packed;
110
111struct sta_req_hdr {
112 u8 bss_idx;
113 u8 wlan_idx_lo;
114 __le16 tlv_num;
115 u8 is_tlv_append;
116 u8 muar_idx;
117 u8 wlan_idx_hi;
118 u8 rsv;
119} __packed;
120
121struct sta_rec_basic {
122 __le16 tag;
123 __le16 len;
124 __le32 conn_type;
125 u8 conn_state;
126 u8 qos;
127 __le16 aid;
128 u8 peer_addr[ETH_ALEN];
129#define EXTRA_INFO_VER BIT(0)
130#define EXTRA_INFO_NEW BIT(1)
131 __le16 extra_info;
132} __packed;
133
134struct sta_rec_ht {
135 __le16 tag;
136 __le16 len;
137 __le16 ht_cap;
138 __le16 ext_ht_cap;
139} __packed;
140
141struct sta_rec_vht {
142 __le16 tag;
143 __le16 len;
144 __le32 vht_cap;
145 __le16 vht_rx_mcs_map;
146 __le16 vht_tx_mcs_map;
147 /* mt7915 - mt7921 */
148 u8 rts_bw_sig;
149 u8 rsv[3];
150} __packed;
151
152struct sta_rec_uapsd {
153 __le16 tag;
154 __le16 len;
155 u8 dac_map;
156 u8 tac_map;
157 u8 max_sp;
158 u8 rsv0;
159 __le16 listen_interval;
160 u8 rsv1[2];
161} __packed;
162
163struct sta_rec_ba {
164 __le16 tag;
165 __le16 len;
166 u8 tid;
167 u8 ba_type;
168 u8 amsdu;
169 u8 ba_en;
170 __le16 ssn;
171 __le16 winsize;
172} __packed;
173
174struct uni_sta_rec_ba {
175 __le16 tag;
176 __le16 len;
177 u8 tid;
178 u8 ba_type;
179 u8 amsdu;
180 u8 ba_en;
181 __le16 ssn;
182 __le16 winsize;
183 u8 ba_rdd_rro;
184 u8 __rsv[3];
185} __packed;
186
187struct sta_rec_he {
188 __le16 tag;
189 __le16 len;
190
191 __le32 he_cap;
192
193 u8 t_frame_dur;
194 u8 max_ampdu_exp;
195 u8 bw_set;
196 u8 device_class;
197 u8 dcm_tx_mode;
198 u8 dcm_tx_max_nss;
199 u8 dcm_rx_mode;
200 u8 dcm_rx_max_nss;
201 u8 dcm_max_ru;
202 u8 punc_pream_rx;
203 u8 pkt_ext;
204 u8 rsv1;
205
206 __le16 max_nss_mcs[CMD_HE_MCS_BW_NUM];
207
208 u8 rsv2[2];
209} __packed;
210
211struct sta_rec_he_v2 {
212 __le16 tag;
213 __le16 len;
214
215 u8 he_mac_cap[6];
216 u8 he_phy_cap[11];
217 u8 pkt_ext;
218 /*0: BW80, 1: BW160, 2: BW8080*/
219 __le16 max_nss_mcs[CMD_HE_MCS_BW_NUM];
220} __packed;
221
222struct sta_rec_amsdu {
223 __le16 tag;
224 __le16 len;
225 u8 max_amsdu_num;
226 u8 max_mpdu_size;
227 u8 amsdu_en;
228 u8 rsv;
229} __packed;
230
231struct sta_rec_state {
232 __le16 tag;
233 __le16 len;
234 __le32 flags;
235 u8 state;
236 u8 vht_opmode;
237 u8 action;
238 u8 rsv[1];
239} __packed;
240
241#define RA_LEGACY_OFDM GENMASK(13, 6)
242#define RA_LEGACY_CCK GENMASK(3, 0)
243#define HT_MCS_MASK_NUM 10
244struct sta_rec_ra_info {
245 __le16 tag;
246 __le16 len;
247 __le16 legacy;
248 u8 rx_mcs_bitmask[HT_MCS_MASK_NUM];
249} __packed;
250
251struct sta_rec_phy {
252 __le16 tag;
253 __le16 len;
254 __le16 basic_rate;
255 u8 phy_type;
256 u8 ampdu;
257 u8 rts_policy;
258 u8 rcpi;
259 u8 rsv[2];
260} __packed;
261
262struct sta_rec_he_6g_capa {
263 __le16 tag;
264 __le16 len;
265 __le16 capa;
266 u8 rsv[2];
267} __packed;
268
269struct sec_key {
270 u8 cipher_id;
271 u8 cipher_len;
272 u8 key_id;
273 u8 key_len;
274 u8 key[32];
275} __packed;
276
277struct sta_rec_sec {
278 __le16 tag;
279 __le16 len;
280 u8 add;
281 u8 n_cipher;
282 u8 rsv[2];
283
284 struct sec_key key[2];
285} __packed;
286
287struct uni_sec_key {
288 __le16 wlan_idx;
289 u8 mgmt_prot;
290 u8 cipher_id;
291 u8 cipher_len;
292 u8 key_id;
293 u8 key_len;
294 u8 need_resp;
295 u8 key[32];
296} __packed;
297
298struct uni_sta_rec_sec {
299 __le16 tag;
300 __le16 len;
301 u8 add;
302 u8 n_cipher;
303 u8 rsv[2];
304
305 struct uni_sec_key key[2];
306} __packed;
307
308struct sta_rec_bf {
309 __le16 tag;
310 __le16 len;
311
312 __le16 pfmu; /* 0xffff: no access right for PFMU */
313 bool su_mu; /* 0: SU, 1: MU */
314 u8 bf_cap; /* 0: iBF, 1: eBF */
315 u8 sounding_phy; /* 0: legacy, 1: OFDM, 2: HT, 4: VHT */
316 u8 ndpa_rate;
317 u8 ndp_rate;
318 u8 rept_poll_rate;
319 u8 tx_mode; /* 0: legacy, 1: OFDM, 2: HT, 4: VHT ... */
320 u8 ncol;
321 u8 nrow;
322 u8 bw; /* 0: 20M, 1: 40M, 2: 80M, 3: 160M */
323
324 u8 mem_total;
325 u8 mem_20m;
326 struct {
327 u8 row;
328 u8 col: 6, row_msb: 2;
329 } mem[4];
330
331 __le16 smart_ant;
332 u8 se_idx;
333 u8 auto_sounding; /* b7: low traffic indicator
334 * b6: Stop sounding for this entry
335 * b5 ~ b0: postpone sounding
336 */
337 u8 ibf_timeout;
338 u8 ibf_dbw;
339 u8 ibf_ncol;
340 u8 ibf_nrow;
341 u8 nrow_bw160;
342 u8 ncol_bw160;
343 u8 ru_start_idx;
344 u8 ru_end_idx;
345
346 bool trigger_su;
347 bool trigger_mu;
348 bool ng16_su;
349 bool ng16_mu;
350 bool codebook42_su;
351 bool codebook75_mu;
352
353 u8 he_ltf;
354 u8 rsv[3];
355} __packed;
356
357struct sta_rec_bfee {
358 __le16 tag;
359 __le16 len;
360 bool fb_identity_matrix; /* 1: feedback identity matrix */
361 bool ignore_feedback; /* 1: ignore */
362 u8 rsv[2];
363} __packed;
364
365struct sta_rec_muru {
366 __le16 tag;
367 __le16 len;
368
369 struct {
370 bool ofdma_dl_en;
371 bool ofdma_ul_en;
372 bool mimo_dl_en;
373 bool mimo_ul_en;
374 u8 rsv[4];
375 } cfg;
376
377 struct {
378 u8 punc_pream_rx;
379 bool he_20m_in_40m_2g;
380 bool he_20m_in_160m;
381 bool he_80m_in_160m;
382 bool lt16_sigb;
383 bool rx_su_comp_sigb;
384 bool rx_su_non_comp_sigb;
385 u8 rsv;
386 } ofdma_dl;
387
388 struct {
389 u8 t_frame_dur;
390 u8 mu_cascading;
391 u8 uo_ra;
392 u8 he_2x996_tone;
393 u8 rx_t_frame_11ac;
394 u8 rx_ctrl_to_mbss;
395 u8 rsv[2];
396 } ofdma_ul;
397
398 struct {
399 bool vht_mu_bfee;
400 bool partial_bw_dl_mimo;
401 u8 rsv[2];
402 } mimo_dl;
403
404 struct {
405 bool full_ul_mimo;
406 bool partial_ul_mimo;
407 u8 rsv[2];
408 } mimo_ul;
409} __packed;
410
411struct sta_phy {
412 u8 type;
413 u8 flag;
414 u8 stbc;
415 u8 sgi;
416 u8 bw;
417 u8 ldpc;
418 u8 mcs;
419 u8 nss;
420 u8 he_ltf;
421};
422
423struct sta_rec_ra {
424 __le16 tag;
425 __le16 len;
426
427 u8 valid;
428 u8 auto_rate;
429 u8 phy_mode;
430 u8 channel;
431 u8 bw;
432 u8 disable_cck;
433 u8 ht_mcs32;
434 u8 ht_gf;
435 u8 ht_mcs[4];
436 u8 mmps_mode;
437 u8 gband_256;
438 u8 af;
439 u8 auth_wapi_mode;
440 u8 rate_len;
441
442 u8 supp_mode;
443 u8 supp_cck_rate;
444 u8 supp_ofdm_rate;
445 __le32 supp_ht_mcs;
446 __le16 supp_vht_mcs[4];
447
448 u8 op_mode;
449 u8 op_vht_chan_width;
450 u8 op_vht_rx_nss;
451 u8 op_vht_rx_nss_type;
452
453 __le32 sta_cap;
454
455 struct sta_phy phy;
456} __packed;
457
458struct sta_rec_ra_fixed {
459 __le16 tag;
460 __le16 len;
461
462 __le32 field;
463 u8 op_mode;
464 u8 op_vht_chan_width;
465 u8 op_vht_rx_nss;
466 u8 op_vht_rx_nss_type;
467
468 struct sta_phy phy;
469
470 u8 spe_en;
471 u8 short_preamble;
472 u8 is_5g;
473 u8 mmps_mode;
474} __packed;
475
476/* wtbl_rec */
477
478struct wtbl_req_hdr {
479 u8 wlan_idx_lo;
480 u8 operation;
481 __le16 tlv_num;
482 u8 wlan_idx_hi;
483 u8 rsv[3];
484} __packed;
485
486struct wtbl_generic {
487 __le16 tag;
488 __le16 len;
489 u8 peer_addr[ETH_ALEN];
490 u8 muar_idx;
491 u8 skip_tx;
492 u8 cf_ack;
493 u8 qos;
494 u8 mesh;
495 u8 adm;
496 __le16 partial_aid;
497 u8 baf_en;
498 u8 aad_om;
499} __packed;
500
501struct wtbl_rx {
502 __le16 tag;
503 __le16 len;
504 u8 rcid;
505 u8 rca1;
506 u8 rca2;
507 u8 rv;
508 u8 rsv[4];
509} __packed;
510
511struct wtbl_ht {
512 __le16 tag;
513 __le16 len;
514 u8 ht;
515 u8 ldpc;
516 u8 af;
517 u8 mm;
518 u8 rsv[4];
519} __packed;
520
521struct wtbl_vht {
522 __le16 tag;
523 __le16 len;
524 u8 ldpc;
525 u8 dyn_bw;
526 u8 vht;
527 u8 txop_ps;
528 u8 rsv[4];
529} __packed;
530
531struct wtbl_tx_ps {
532 __le16 tag;
533 __le16 len;
534 u8 txps;
535 u8 rsv[3];
536} __packed;
537
538struct wtbl_hdr_trans {
539 __le16 tag;
540 __le16 len;
541 u8 to_ds;
542 u8 from_ds;
543 u8 no_rx_trans;
544 u8 rsv;
545} __packed;
546
547struct wtbl_ba {
548 __le16 tag;
549 __le16 len;
550 /* common */
551 u8 tid;
552 u8 ba_type;
553 u8 rsv0[2];
554 /* originator only */
555 __le16 sn;
556 u8 ba_en;
557 u8 ba_winsize_idx;
558 /* originator & recipient */
559 __le16 ba_winsize;
560 /* recipient only */
561 u8 peer_addr[ETH_ALEN];
562 u8 rst_ba_tid;
563 u8 rst_ba_sel;
564 u8 rst_ba_sb;
565 u8 band_idx;
566 u8 rsv1[4];
567} __packed;
568
569struct wtbl_smps {
570 __le16 tag;
571 __le16 len;
572 u8 smps;
573 u8 rsv[3];
574} __packed;
575
576/* mt7615 only */
577
578struct wtbl_bf {
579 __le16 tag;
580 __le16 len;
581 u8 ibf;
582 u8 ebf;
583 u8 ibf_vht;
584 u8 ebf_vht;
585 u8 gid;
586 u8 pfmu_idx;
587 u8 rsv[2];
588} __packed;
589
590struct wtbl_pn {
591 __le16 tag;
592 __le16 len;
593 u8 pn[6];
594 u8 rsv[2];
595} __packed;
596
597struct wtbl_spe {
598 __le16 tag;
599 __le16 len;
600 u8 spe_idx;
601 u8 rsv[3];
602} __packed;
603
604struct wtbl_raw {
605 __le16 tag;
606 __le16 len;
607 u8 wtbl_idx;
608 u8 dw;
609 u8 rsv[2];
610 __le32 msk;
611 __le32 val;
612} __packed;
613
614#define MT76_CONNAC_WTBL_UPDATE_MAX_SIZE (sizeof(struct wtbl_req_hdr) + \
615 sizeof(struct wtbl_generic) + \
616 sizeof(struct wtbl_rx) + \
617 sizeof(struct wtbl_ht) + \
618 sizeof(struct wtbl_vht) + \
619 sizeof(struct wtbl_tx_ps) + \
620 sizeof(struct wtbl_hdr_trans) +\
621 sizeof(struct wtbl_ba) + \
622 sizeof(struct wtbl_bf) + \
623 sizeof(struct wtbl_smps) + \
624 sizeof(struct wtbl_pn) + \
625 sizeof(struct wtbl_spe))
626
627#define MT76_CONNAC_STA_UPDATE_MAX_SIZE (sizeof(struct sta_req_hdr) + \
628 sizeof(struct sta_rec_basic) + \
629 sizeof(struct sta_rec_bf) + \
630 sizeof(struct sta_rec_ht) + \
631 sizeof(struct sta_rec_he_v2) + \
632 sizeof(struct uni_sta_rec_ba) + \
633 sizeof(struct sta_rec_vht) + \
634 sizeof(struct sta_rec_uapsd) + \
635 sizeof(struct sta_rec_amsdu) + \
636 sizeof(struct sta_rec_muru) + \
637 sizeof(struct sta_rec_bfee) + \
638 sizeof(struct sta_rec_phy) + \
639 sizeof(struct sta_rec_ra) + \
640 sizeof(struct sta_rec_sec) + \
641 sizeof(struct sta_rec_ra_fixed) + \
642 sizeof(struct sta_rec_he_6g_capa) + \
643 sizeof(struct tlv) + \
644 MT76_CONNAC_WTBL_UPDATE_MAX_SIZE)
645
646enum {
647 STA_REC_BASIC,
648 STA_REC_RA,
649 STA_REC_RA_CMM_INFO,
650 STA_REC_RA_UPDATE,
651 STA_REC_BF,
652 STA_REC_AMSDU,
653 STA_REC_BA,
654 STA_REC_STATE,
655 STA_REC_TX_PROC, /* for hdr trans and CSO in CR4 */
656 STA_REC_HT,
657 STA_REC_VHT,
658 STA_REC_APPS,
659 STA_REC_KEY,
660 STA_REC_WTBL,
661 STA_REC_HE,
662 STA_REC_HW_AMSDU,
663 STA_REC_WTBL_AADOM,
664 STA_REC_KEY_V2,
665 STA_REC_MURU,
666 STA_REC_MUEDCA,
667 STA_REC_BFEE,
668 STA_REC_PHY = 0x15,
669 STA_REC_HE_6G = 0x17,
670 STA_REC_HE_V2 = 0x19,
671 STA_REC_MAX_NUM
672};
673
674enum {
675 WTBL_GENERIC,
676 WTBL_RX,
677 WTBL_HT,
678 WTBL_VHT,
679 WTBL_PEER_PS, /* not used */
680 WTBL_TX_PS,
681 WTBL_HDR_TRANS,
682 WTBL_SEC_KEY,
683 WTBL_BA,
684 WTBL_RDG, /* obsoleted */
685 WTBL_PROTECT, /* not used */
686 WTBL_CLEAR, /* not used */
687 WTBL_BF,
688 WTBL_SMPS,
689 WTBL_RAW_DATA, /* debug only */
690 WTBL_PN,
691 WTBL_SPE,
692 WTBL_MAX_NUM
693};
694
695#define STA_TYPE_STA BIT(0)
696#define STA_TYPE_AP BIT(1)
697#define STA_TYPE_ADHOC BIT(2)
698#define STA_TYPE_WDS BIT(4)
699#define STA_TYPE_BC BIT(5)
700
701#define NETWORK_INFRA BIT(16)
702#define NETWORK_P2P BIT(17)
703#define NETWORK_IBSS BIT(18)
704#define NETWORK_WDS BIT(21)
705
706#define SCAN_FUNC_RANDOM_MAC BIT(0)
707#define SCAN_FUNC_SPLIT_SCAN BIT(5)
708
709#define CONNECTION_INFRA_STA (STA_TYPE_STA | NETWORK_INFRA)
710#define CONNECTION_INFRA_AP (STA_TYPE_AP | NETWORK_INFRA)
711#define CONNECTION_P2P_GC (STA_TYPE_STA | NETWORK_P2P)
712#define CONNECTION_P2P_GO (STA_TYPE_AP | NETWORK_P2P)
713#define CONNECTION_IBSS_ADHOC (STA_TYPE_ADHOC | NETWORK_IBSS)
714#define CONNECTION_WDS (STA_TYPE_WDS | NETWORK_WDS)
715#define CONNECTION_INFRA_BC (STA_TYPE_BC | NETWORK_INFRA)
716
717#define CONN_STATE_DISCONNECT 0
718#define CONN_STATE_CONNECT 1
719#define CONN_STATE_PORT_SECURE 2
720
721/* HE MAC */
722#define STA_REC_HE_CAP_HTC BIT(0)
723#define STA_REC_HE_CAP_BQR BIT(1)
724#define STA_REC_HE_CAP_BSR BIT(2)
725#define STA_REC_HE_CAP_OM BIT(3)
726#define STA_REC_HE_CAP_AMSDU_IN_AMPDU BIT(4)
727/* HE PHY */
728#define STA_REC_HE_CAP_DUAL_BAND BIT(5)
729#define STA_REC_HE_CAP_LDPC BIT(6)
730#define STA_REC_HE_CAP_TRIG_CQI_FK BIT(7)
731#define STA_REC_HE_CAP_PARTIAL_BW_EXT_RANGE BIT(8)
732/* STBC */
733#define STA_REC_HE_CAP_LE_EQ_80M_TX_STBC BIT(9)
734#define STA_REC_HE_CAP_LE_EQ_80M_RX_STBC BIT(10)
735#define STA_REC_HE_CAP_GT_80M_TX_STBC BIT(11)
736#define STA_REC_HE_CAP_GT_80M_RX_STBC BIT(12)
737/* GI */
738#define STA_REC_HE_CAP_SU_PPDU_1LTF_8US_GI BIT(13)
739#define STA_REC_HE_CAP_SU_MU_PPDU_4LTF_8US_GI BIT(14)
740#define STA_REC_HE_CAP_ER_SU_PPDU_1LTF_8US_GI BIT(15)
741#define STA_REC_HE_CAP_ER_SU_PPDU_4LTF_8US_GI BIT(16)
742#define STA_REC_HE_CAP_NDP_4LTF_3DOT2MS_GI BIT(17)
743/* 242 TONE */
744#define STA_REC_HE_CAP_BW20_RU242_SUPPORT BIT(18)
745#define STA_REC_HE_CAP_TX_1024QAM_UNDER_RU242 BIT(19)
746#define STA_REC_HE_CAP_RX_1024QAM_UNDER_RU242 BIT(20)
747
748#define PHY_MODE_A BIT(0)
749#define PHY_MODE_B BIT(1)
750#define PHY_MODE_G BIT(2)
751#define PHY_MODE_GN BIT(3)
752#define PHY_MODE_AN BIT(4)
753#define PHY_MODE_AC BIT(5)
754#define PHY_MODE_AX_24G BIT(6)
755#define PHY_MODE_AX_5G BIT(7)
756
757#define PHY_MODE_AX_6G BIT(0) /* phymode_ext */
758
759#define MODE_CCK BIT(0)
760#define MODE_OFDM BIT(1)
761#define MODE_HT BIT(2)
762#define MODE_VHT BIT(3)
763#define MODE_HE BIT(4)
764
765#define STA_CAP_WMM BIT(0)
766#define STA_CAP_SGI_20 BIT(4)
767#define STA_CAP_SGI_40 BIT(5)
768#define STA_CAP_TX_STBC BIT(6)
769#define STA_CAP_RX_STBC BIT(7)
770#define STA_CAP_VHT_SGI_80 BIT(16)
771#define STA_CAP_VHT_SGI_160 BIT(17)
772#define STA_CAP_VHT_TX_STBC BIT(18)
773#define STA_CAP_VHT_RX_STBC BIT(19)
774#define STA_CAP_VHT_LDPC BIT(23)
775#define STA_CAP_LDPC BIT(24)
776#define STA_CAP_HT BIT(26)
777#define STA_CAP_VHT BIT(27)
778#define STA_CAP_HE BIT(28)
779
780enum {
781 PHY_TYPE_HR_DSSS_INDEX = 0,
782 PHY_TYPE_ERP_INDEX,
783 PHY_TYPE_ERP_P2P_INDEX,
784 PHY_TYPE_OFDM_INDEX,
785 PHY_TYPE_HT_INDEX,
786 PHY_TYPE_VHT_INDEX,
787 PHY_TYPE_HE_INDEX,
788 PHY_TYPE_INDEX_NUM
789};
790
791#define PHY_TYPE_BIT_HR_DSSS BIT(PHY_TYPE_HR_DSSS_INDEX)
792#define PHY_TYPE_BIT_ERP BIT(PHY_TYPE_ERP_INDEX)
793#define PHY_TYPE_BIT_OFDM BIT(PHY_TYPE_OFDM_INDEX)
794#define PHY_TYPE_BIT_HT BIT(PHY_TYPE_HT_INDEX)
795#define PHY_TYPE_BIT_VHT BIT(PHY_TYPE_VHT_INDEX)
796#define PHY_TYPE_BIT_HE BIT(PHY_TYPE_HE_INDEX)
797
798#define MT_WTBL_RATE_TX_MODE GENMASK(9, 6)
799#define MT_WTBL_RATE_MCS GENMASK(5, 0)
800#define MT_WTBL_RATE_NSS GENMASK(12, 10)
801#define MT_WTBL_RATE_HE_GI GENMASK(7, 4)
802#define MT_WTBL_RATE_GI GENMASK(3, 0)
803
804#define MT_WTBL_W5_CHANGE_BW_RATE GENMASK(7, 5)
805#define MT_WTBL_W5_SHORT_GI_20 BIT(8)
806#define MT_WTBL_W5_SHORT_GI_40 BIT(9)
807#define MT_WTBL_W5_SHORT_GI_80 BIT(10)
808#define MT_WTBL_W5_SHORT_GI_160 BIT(11)
809#define MT_WTBL_W5_BW_CAP GENMASK(13, 12)
810#define MT_WTBL_W5_MPDU_FAIL_COUNT GENMASK(25, 23)
811#define MT_WTBL_W5_MPDU_OK_COUNT GENMASK(28, 26)
812#define MT_WTBL_W5_RATE_IDX GENMASK(31, 29)
813
814enum {
815 WTBL_RESET_AND_SET = 1,
816 WTBL_SET,
817 WTBL_QUERY,
818 WTBL_RESET_ALL
819};
820
821enum {
822 MT_BA_TYPE_INVALID,
823 MT_BA_TYPE_ORIGINATOR,
824 MT_BA_TYPE_RECIPIENT
825};
826
827enum {
828 RST_BA_MAC_TID_MATCH,
829 RST_BA_MAC_MATCH,
830 RST_BA_NO_MATCH
831};
832
833enum {
834 DEV_INFO_ACTIVE,
835 DEV_INFO_MAX_NUM
836};
837
838#define MCU_UNI_CMD_EVENT BIT(1)
839#define MCU_UNI_CMD_UNSOLICITED_EVENT BIT(2)
840
841/* unified event table */
842enum {
843 MCU_UNI_EVENT_RESULT = 0x01,
844 MCU_UNI_EVENT_FW_LOG_2_HOST = 0x04,
845 MCU_UNI_EVENT_IE_COUNTDOWN = 0x09,
846};
847
848/* event table */
849enum {
850 MCU_EVENT_TARGET_ADDRESS_LEN = 0x01,
851 MCU_EVENT_FW_START = 0x01,
852 MCU_EVENT_GENERIC = 0x01,
853 MCU_EVENT_ACCESS_REG = 0x02,
854 MCU_EVENT_MT_PATCH_SEM = 0x04,
855 MCU_EVENT_REG_ACCESS = 0x05,
856 MCU_EVENT_LP_INFO = 0x07,
857 MCU_EVENT_SCAN_DONE = 0x0d,
858 MCU_EVENT_TX_DONE = 0x0f,
859 MCU_EVENT_ROC = 0x10,
860 MCU_EVENT_BSS_ABSENCE = 0x11,
861 MCU_EVENT_BSS_BEACON_LOSS = 0x13,
862 MCU_EVENT_CH_PRIVILEGE = 0x18,
863 MCU_EVENT_SCHED_SCAN_DONE = 0x23,
864 MCU_EVENT_DBG_MSG = 0x27,
865 MCU_EVENT_TXPWR = 0xd0,
866 MCU_EVENT_EXT = 0xed,
867 MCU_EVENT_RESTART_DL = 0xef,
868 MCU_EVENT_COREDUMP = 0xf0,
869};
870
871/* ext event table */
872enum {
873 MCU_EXT_EVENT_PS_SYNC = 0x5,
874 MCU_EXT_EVENT_FW_LOG_2_HOST = 0x13,
875 MCU_EXT_EVENT_THERMAL_PROTECT = 0x22,
876 MCU_EXT_EVENT_ASSERT_DUMP = 0x23,
877 MCU_EXT_EVENT_RDD_REPORT = 0x3a,
878 MCU_EXT_EVENT_CSA_NOTIFY = 0x4f,
879 MCU_EXT_EVENT_BCC_NOTIFY = 0x75,
880 MCU_EXT_EVENT_MURU_CTRL = 0x9f,
881};
882
883enum {
884 MCU_Q_QUERY,
885 MCU_Q_SET,
886 MCU_Q_RESERVED,
887 MCU_Q_NA
888};
889
890enum {
891 MCU_S2D_H2N,
892 MCU_S2D_C2N,
893 MCU_S2D_H2C,
894 MCU_S2D_H2CN,
895 MCU_S2D_H2WO
896};
897
898enum {
899 PATCH_NOT_DL_SEM_FAIL,
900 PATCH_IS_DL,
901 PATCH_NOT_DL_SEM_SUCCESS,
902 PATCH_REL_SEM_SUCCESS
903};
904
905enum {
906 FW_STATE_INITIAL,
907 FW_STATE_FW_DOWNLOAD,
908 FW_STATE_NORMAL_OPERATION,
909 FW_STATE_NORMAL_TRX,
910 FW_STATE_RDY = 7
911};
912
913enum {
914 CH_SWITCH_NORMAL = 0,
915 CH_SWITCH_SCAN = 3,
916 CH_SWITCH_MCC = 4,
917 CH_SWITCH_DFS = 5,
918 CH_SWITCH_BACKGROUND_SCAN_START = 6,
919 CH_SWITCH_BACKGROUND_SCAN_RUNNING = 7,
920 CH_SWITCH_BACKGROUND_SCAN_STOP = 8,
921 CH_SWITCH_SCAN_BYPASS_DPD = 9
922};
923
924enum {
925 THERMAL_SENSOR_TEMP_QUERY,
926 THERMAL_SENSOR_MANUAL_CTRL,
927 THERMAL_SENSOR_INFO_QUERY,
928 THERMAL_SENSOR_TASK_CTRL,
929};
930
931enum mcu_cipher_type {
932 MCU_CIPHER_NONE = 0,
933 MCU_CIPHER_WEP40,
934 MCU_CIPHER_WEP104,
935 MCU_CIPHER_WEP128,
936 MCU_CIPHER_TKIP,
937 MCU_CIPHER_AES_CCMP,
938 MCU_CIPHER_CCMP_256,
939 MCU_CIPHER_GCMP,
940 MCU_CIPHER_GCMP_256,
941 MCU_CIPHER_WAPI,
942 MCU_CIPHER_BIP_CMAC_128,
943};
944
945enum {
946 EE_MODE_EFUSE,
947 EE_MODE_BUFFER,
948};
949
950enum {
951 EE_FORMAT_BIN,
952 EE_FORMAT_WHOLE,
953 EE_FORMAT_MULTIPLE,
954};
955
956enum {
957 MCU_PHY_STATE_TX_RATE,
958 MCU_PHY_STATE_RX_RATE,
959 MCU_PHY_STATE_RSSI,
960 MCU_PHY_STATE_CONTENTION_RX_RATE,
961 MCU_PHY_STATE_OFDMLQ_CNINFO,
962};
963
964#define MCU_CMD_ACK BIT(0)
965#define MCU_CMD_UNI BIT(1)
966#define MCU_CMD_QUERY BIT(2)
967
968#define MCU_CMD_UNI_EXT_ACK (MCU_CMD_ACK | MCU_CMD_UNI | \
969 MCU_CMD_QUERY)
970#define MCU_CMD_UNI_QUERY_ACK (MCU_CMD_ACK | MCU_CMD_UNI)
971
972#define __MCU_CMD_FIELD_ID GENMASK(7, 0)
973#define __MCU_CMD_FIELD_EXT_ID GENMASK(15, 8)
974#define __MCU_CMD_FIELD_QUERY BIT(16)
975#define __MCU_CMD_FIELD_UNI BIT(17)
976#define __MCU_CMD_FIELD_CE BIT(18)
977#define __MCU_CMD_FIELD_WA BIT(19)
978#define __MCU_CMD_FIELD_WM BIT(20)
979
980#define MCU_CMD(_t) FIELD_PREP(__MCU_CMD_FIELD_ID, \
981 MCU_CMD_##_t)
982#define MCU_EXT_CMD(_t) (MCU_CMD(EXT_CID) | \
983 FIELD_PREP(__MCU_CMD_FIELD_EXT_ID, \
984 MCU_EXT_CMD_##_t))
985#define MCU_EXT_QUERY(_t) (MCU_EXT_CMD(_t) | __MCU_CMD_FIELD_QUERY)
986#define MCU_UNI_CMD(_t) (__MCU_CMD_FIELD_UNI | \
987 FIELD_PREP(__MCU_CMD_FIELD_ID, \
988 MCU_UNI_CMD_##_t))
989#define MCU_CE_CMD(_t) (__MCU_CMD_FIELD_CE | \
990 FIELD_PREP(__MCU_CMD_FIELD_ID, \
991 MCU_CE_CMD_##_t))
992#define MCU_CE_QUERY(_t) (MCU_CE_CMD(_t) | __MCU_CMD_FIELD_QUERY)
993
994#define MCU_WA_CMD(_t) (MCU_CMD(_t) | __MCU_CMD_FIELD_WA)
995#define MCU_WA_EXT_CMD(_t) (MCU_EXT_CMD(_t) | __MCU_CMD_FIELD_WA)
996#define MCU_WA_PARAM_CMD(_t) (MCU_WA_CMD(WA_PARAM) | \
997 FIELD_PREP(__MCU_CMD_FIELD_EXT_ID, \
998 MCU_WA_PARAM_CMD_##_t))
999
1000#define MCU_WM_UNI_CMD(_t) (MCU_UNI_CMD(_t) | \
1001 __MCU_CMD_FIELD_WM)
1002#define MCU_WA_UNI_CMD(_t) (MCU_UNI_CMD(_t) | \
1003 __MCU_CMD_FIELD_WA)
1004#define MCU_WMWA_UNI_CMD(_t) (MCU_WM_UNI_CMD(_t) | \
1005 __MCU_CMD_FIELD_WA)
1006
1007enum {
1008 MCU_EXT_CMD_EFUSE_ACCESS = 0x01,
1009 MCU_EXT_CMD_RF_REG_ACCESS = 0x02,
1010 MCU_EXT_CMD_RF_TEST = 0x04,
1011 MCU_EXT_CMD_PM_STATE_CTRL = 0x07,
1012 MCU_EXT_CMD_CHANNEL_SWITCH = 0x08,
1013 MCU_EXT_CMD_SET_TX_POWER_CTRL = 0x11,
1014 MCU_EXT_CMD_FW_LOG_2_HOST = 0x13,
1015 MCU_EXT_CMD_TXBF_ACTION = 0x1e,
1016 MCU_EXT_CMD_EFUSE_BUFFER_MODE = 0x21,
1017 MCU_EXT_CMD_THERMAL_PROT = 0x23,
1018 MCU_EXT_CMD_STA_REC_UPDATE = 0x25,
1019 MCU_EXT_CMD_BSS_INFO_UPDATE = 0x26,
1020 MCU_EXT_CMD_EDCA_UPDATE = 0x27,
1021 MCU_EXT_CMD_DEV_INFO_UPDATE = 0x2A,
1022 MCU_EXT_CMD_THERMAL_CTRL = 0x2c,
1023 MCU_EXT_CMD_WTBL_UPDATE = 0x32,
1024 MCU_EXT_CMD_SET_DRR_CTRL = 0x36,
1025 MCU_EXT_CMD_SET_RDD_CTRL = 0x3a,
1026 MCU_EXT_CMD_ATE_CTRL = 0x3d,
1027 MCU_EXT_CMD_PROTECT_CTRL = 0x3e,
1028 MCU_EXT_CMD_DBDC_CTRL = 0x45,
1029 MCU_EXT_CMD_MAC_INIT_CTRL = 0x46,
1030 MCU_EXT_CMD_RX_HDR_TRANS = 0x47,
1031 MCU_EXT_CMD_MUAR_UPDATE = 0x48,
1032 MCU_EXT_CMD_BCN_OFFLOAD = 0x49,
1033 MCU_EXT_CMD_RX_AIRTIME_CTRL = 0x4a,
1034 MCU_EXT_CMD_SET_RX_PATH = 0x4e,
1035 MCU_EXT_CMD_EFUSE_FREE_BLOCK = 0x4f,
1036 MCU_EXT_CMD_TX_POWER_FEATURE_CTRL = 0x58,
1037 MCU_EXT_CMD_RXDCOC_CAL = 0x59,
1038 MCU_EXT_CMD_GET_MIB_INFO = 0x5a,
1039 MCU_EXT_CMD_TXDPD_CAL = 0x60,
1040 MCU_EXT_CMD_CAL_CACHE = 0x67,
1041 MCU_EXT_CMD_SET_RADAR_TH = 0x7c,
1042 MCU_EXT_CMD_SET_RDD_PATTERN = 0x7d,
1043 MCU_EXT_CMD_MWDS_SUPPORT = 0x80,
1044 MCU_EXT_CMD_SET_SER_TRIGGER = 0x81,
1045 MCU_EXT_CMD_SCS_CTRL = 0x82,
1046 MCU_EXT_CMD_TWT_AGRT_UPDATE = 0x94,
1047 MCU_EXT_CMD_FW_DBG_CTRL = 0x95,
1048 MCU_EXT_CMD_OFFCH_SCAN_CTRL = 0x9a,
1049 MCU_EXT_CMD_SET_RDD_TH = 0x9d,
1050 MCU_EXT_CMD_MURU_CTRL = 0x9f,
1051 MCU_EXT_CMD_SET_SPR = 0xa8,
1052 MCU_EXT_CMD_GROUP_PRE_CAL_INFO = 0xab,
1053 MCU_EXT_CMD_DPD_PRE_CAL_INFO = 0xac,
1054 MCU_EXT_CMD_PHY_STAT_INFO = 0xad,
1055};
1056
1057enum {
1058 MCU_UNI_CMD_DEV_INFO_UPDATE = 0x01,
1059 MCU_UNI_CMD_BSS_INFO_UPDATE = 0x02,
1060 MCU_UNI_CMD_STA_REC_UPDATE = 0x03,
1061 MCU_UNI_CMD_EDCA = 0x04,
1062 MCU_UNI_CMD_SUSPEND = 0x05,
1063 MCU_UNI_CMD_OFFLOAD = 0x06,
1064 MCU_UNI_CMD_HIF_CTRL = 0x07,
1065 MCU_UNI_CMD_BAND_CONFIG = 0x08,
1066 MCU_UNI_CMD_WSYS_CONFIG = 0x0b,
1067 MCU_UNI_CMD_RX_HDR_TRANS = 0x12,
1068 MCU_UNI_CMD_RDD_CTRL = 0x19,
1069 MCU_UNI_CMD_GET_MIB_INFO = 0x22,
1070 MCU_UNI_CMD_SNIFFER = 0x24,
1071 MCU_UNI_CMD_TXPOWER = 0x2b,
1072 MCU_UNI_CMD_EFUSE_CTRL = 0x2d,
1073 MCU_UNI_CMD_CHANNEL_SWITCH = 0x34,
1074 MCU_UNI_CMD_VOW = 0x37,
1075};
1076
1077enum {
1078 MCU_CMD_TARGET_ADDRESS_LEN_REQ = 0x01,
1079 MCU_CMD_FW_START_REQ = 0x02,
1080 MCU_CMD_INIT_ACCESS_REG = 0x3,
1081 MCU_CMD_NIC_POWER_CTRL = 0x4,
1082 MCU_CMD_PATCH_START_REQ = 0x05,
1083 MCU_CMD_PATCH_FINISH_REQ = 0x07,
1084 MCU_CMD_PATCH_SEM_CONTROL = 0x10,
1085 MCU_CMD_WA_PARAM = 0xc4,
1086 MCU_CMD_EXT_CID = 0xed,
1087 MCU_CMD_FW_SCATTER = 0xee,
1088 MCU_CMD_RESTART_DL_REQ = 0xef,
1089};
1090
1091/* offload mcu commands */
1092enum {
1093 MCU_CE_CMD_TEST_CTRL = 0x01,
1094 MCU_CE_CMD_START_HW_SCAN = 0x03,
1095 MCU_CE_CMD_SET_PS_PROFILE = 0x05,
1096 MCU_CE_CMD_SET_CHAN_DOMAIN = 0x0f,
1097 MCU_CE_CMD_SET_BSS_CONNECTED = 0x16,
1098 MCU_CE_CMD_SET_BSS_ABORT = 0x17,
1099 MCU_CE_CMD_CANCEL_HW_SCAN = 0x1b,
1100 MCU_CE_CMD_SET_ROC = 0x1c,
1101 MCU_CE_CMD_SET_EDCA_PARMS = 0x1d,
1102 MCU_CE_CMD_SET_P2P_OPPPS = 0x33,
1103 MCU_CE_CMD_SET_RATE_TX_POWER = 0x5d,
1104 MCU_CE_CMD_SCHED_SCAN_ENABLE = 0x61,
1105 MCU_CE_CMD_SCHED_SCAN_REQ = 0x62,
1106 MCU_CE_CMD_GET_NIC_CAPAB = 0x8a,
1107 MCU_CE_CMD_SET_MU_EDCA_PARMS = 0xb0,
1108 MCU_CE_CMD_REG_WRITE = 0xc0,
1109 MCU_CE_CMD_REG_READ = 0xc0,
1110 MCU_CE_CMD_CHIP_CONFIG = 0xca,
1111 MCU_CE_CMD_FWLOG_2_HOST = 0xc5,
1112 MCU_CE_CMD_GET_WTBL = 0xcd,
1113 MCU_CE_CMD_GET_TXPWR = 0xd0,
1114};
1115
1116enum {
1117 PATCH_SEM_RELEASE,
1118 PATCH_SEM_GET
1119};
1120
1121enum {
1122 UNI_BSS_INFO_BASIC = 0,
1123 UNI_BSS_INFO_RA = 1,
1124 UNI_BSS_INFO_RLM = 2,
1125 UNI_BSS_INFO_BSS_COLOR = 4,
1126 UNI_BSS_INFO_HE_BASIC = 5,
1127 UNI_BSS_INFO_BCN_CONTENT = 7,
1128 UNI_BSS_INFO_BCN_CSA = 8,
1129 UNI_BSS_INFO_BCN_BCC = 9,
1130 UNI_BSS_INFO_BCN_MBSSID = 10,
1131 UNI_BSS_INFO_RATE = 11,
1132 UNI_BSS_INFO_QBSS = 15,
1133 UNI_BSS_INFO_SEC = 16,
1134 UNI_BSS_INFO_TXCMD = 18,
1135 UNI_BSS_INFO_UAPSD = 19,
1136 UNI_BSS_INFO_PS = 21,
1137 UNI_BSS_INFO_BCNFT = 22,
1138 UNI_BSS_INFO_MLD = 26,
1139};
1140
1141enum {
1142 MCU_EDCA_AC_PARAM = 0,
1143};
1144
1145enum {
1146 UNI_OFFLOAD_OFFLOAD_ARP,
1147 UNI_OFFLOAD_OFFLOAD_ND,
1148 UNI_OFFLOAD_OFFLOAD_GTK_REKEY,
1149 UNI_OFFLOAD_OFFLOAD_BMC_RPY_DETECT,
1150};
1151
1152enum {
1153 MT_NIC_CAP_TX_RESOURCE,
1154 MT_NIC_CAP_TX_EFUSE_ADDR,
1155 MT_NIC_CAP_COEX,
1156 MT_NIC_CAP_SINGLE_SKU,
1157 MT_NIC_CAP_CSUM_OFFLOAD,
1158 MT_NIC_CAP_HW_VER,
1159 MT_NIC_CAP_SW_VER,
1160 MT_NIC_CAP_MAC_ADDR,
1161 MT_NIC_CAP_PHY,
1162 MT_NIC_CAP_MAC,
1163 MT_NIC_CAP_FRAME_BUF,
1164 MT_NIC_CAP_BEAM_FORM,
1165 MT_NIC_CAP_LOCATION,
1166 MT_NIC_CAP_MUMIMO,
1167 MT_NIC_CAP_BUFFER_MODE_INFO,
1168 MT_NIC_CAP_HW_ADIE_VERSION = 0x14,
1169 MT_NIC_CAP_ANTSWP = 0x16,
1170 MT_NIC_CAP_WFDMA_REALLOC,
1171 MT_NIC_CAP_6G,
1172};
1173
1174#define UNI_WOW_DETECT_TYPE_MAGIC BIT(0)
1175#define UNI_WOW_DETECT_TYPE_ANY BIT(1)
1176#define UNI_WOW_DETECT_TYPE_DISCONNECT BIT(2)
1177#define UNI_WOW_DETECT_TYPE_GTK_REKEY_FAIL BIT(3)
1178#define UNI_WOW_DETECT_TYPE_BCN_LOST BIT(4)
1179#define UNI_WOW_DETECT_TYPE_SCH_SCAN_HIT BIT(5)
1180#define UNI_WOW_DETECT_TYPE_BITMAP BIT(6)
1181
1182enum {
1183 UNI_SUSPEND_MODE_SETTING,
1184 UNI_SUSPEND_WOW_CTRL,
1185 UNI_SUSPEND_WOW_GPIO_PARAM,
1186 UNI_SUSPEND_WOW_WAKEUP_PORT,
1187 UNI_SUSPEND_WOW_PATTERN,
1188};
1189
1190enum {
1191 WOW_USB = 1,
1192 WOW_PCIE = 2,
1193 WOW_GPIO = 3,
1194};
1195
1196struct mt76_connac_bss_basic_tlv {
1197 __le16 tag;
1198 __le16 len;
1199 u8 active;
1200 u8 omac_idx;
1201 u8 hw_bss_idx;
1202 u8 band_idx;
1203 __le32 conn_type;
1204 u8 conn_state;
1205 u8 wmm_idx;
1206 u8 bssid[ETH_ALEN];
1207 __le16 bmc_tx_wlan_idx;
1208 __le16 bcn_interval;
1209 u8 dtim_period;
1210 u8 phymode; /* bit(0): A
1211 * bit(1): B
1212 * bit(2): G
1213 * bit(3): GN
1214 * bit(4): AN
1215 * bit(5): AC
1216 * bit(6): AX2
1217 * bit(7): AX5
1218 * bit(8): AX6
1219 */
1220 __le16 sta_idx;
1221 __le16 nonht_basic_phy;
1222 u8 phymode_ext; /* bit(0) AX_6G */
1223 u8 mlo_link_idx;
1224} __packed;
1225
1226struct mt76_connac_bss_qos_tlv {
1227 __le16 tag;
1228 __le16 len;
1229 u8 qos;
1230 u8 pad[3];
1231} __packed;
1232
1233struct mt76_connac_beacon_loss_event {
1234 u8 bss_idx;
1235 u8 reason;
1236 u8 pad[2];
1237} __packed;
1238
1239struct mt76_connac_mcu_bss_event {
1240 u8 bss_idx;
1241 u8 is_absent;
1242 u8 free_quota;
1243 u8 pad;
1244} __packed;
1245
1246struct mt76_connac_mcu_scan_ssid {
1247 __le32 ssid_len;
1248 u8 ssid[IEEE80211_MAX_SSID_LEN];
1249} __packed;
1250
1251struct mt76_connac_mcu_scan_channel {
1252 u8 band; /* 1: 2.4GHz
1253 * 2: 5.0GHz
1254 * Others: Reserved
1255 */
1256 u8 channel_num;
1257} __packed;
1258
1259struct mt76_connac_mcu_scan_match {
1260 __le32 rssi_th;
1261 u8 ssid[IEEE80211_MAX_SSID_LEN];
1262 u8 ssid_len;
1263 u8 rsv[3];
1264} __packed;
1265
1266struct mt76_connac_hw_scan_req {
1267 u8 seq_num;
1268 u8 bss_idx;
1269 u8 scan_type; /* 0: PASSIVE SCAN
1270 * 1: ACTIVE SCAN
1271 */
1272 u8 ssid_type; /* BIT(0) wildcard SSID
1273 * BIT(1) P2P wildcard SSID
1274 * BIT(2) specified SSID + wildcard SSID
1275 * BIT(2) + ssid_type_ext BIT(0) specified SSID only
1276 */
1277 u8 ssids_num;
1278 u8 probe_req_num; /* Number of probe request for each SSID */
1279 u8 scan_func; /* BIT(0) Enable random MAC scan
1280 * BIT(1) Disable DBDC scan type 1~3.
1281 * BIT(2) Use DBDC scan type 3 (dedicated one RF to scan).
1282 */
1283 u8 version; /* 0: Not support fields after ies.
1284 * 1: Support fields after ies.
1285 */
1286 struct mt76_connac_mcu_scan_ssid ssids[4];
1287 __le16 probe_delay_time;
1288 __le16 channel_dwell_time; /* channel Dwell interval */
1289 __le16 timeout_value;
1290 u8 channel_type; /* 0: Full channels
1291 * 1: Only 2.4GHz channels
1292 * 2: Only 5GHz channels
1293 * 3: P2P social channel only (channel #1, #6 and #11)
1294 * 4: Specified channels
1295 * Others: Reserved
1296 */
1297 u8 channels_num; /* valid when channel_type is 4 */
1298 /* valid when channels_num is set */
1299 struct mt76_connac_mcu_scan_channel channels[32];
1300 __le16 ies_len;
1301 u8 ies[MT76_CONNAC_SCAN_IE_LEN];
1302 /* following fields are valid if version > 0 */
1303 u8 ext_channels_num;
1304 u8 ext_ssids_num;
1305 __le16 channel_min_dwell_time;
1306 struct mt76_connac_mcu_scan_channel ext_channels[32];
1307 struct mt76_connac_mcu_scan_ssid ext_ssids[6];
1308 u8 bssid[ETH_ALEN];
1309 u8 random_mac[ETH_ALEN]; /* valid when BIT(1) in scan_func is set. */
1310 u8 pad[63];
1311 u8 ssid_type_ext;
1312} __packed;
1313
1314#define MT76_CONNAC_SCAN_DONE_EVENT_MAX_CHANNEL_NUM 64
1315
1316struct mt76_connac_hw_scan_done {
1317 u8 seq_num;
1318 u8 sparse_channel_num;
1319 struct mt76_connac_mcu_scan_channel sparse_channel;
1320 u8 complete_channel_num;
1321 u8 current_state;
1322 u8 version;
1323 u8 pad;
1324 __le32 beacon_scan_num;
1325 u8 pno_enabled;
1326 u8 pad2[3];
1327 u8 sparse_channel_valid_num;
1328 u8 pad3[3];
1329 u8 channel_num[MT76_CONNAC_SCAN_DONE_EVENT_MAX_CHANNEL_NUM];
1330 /* idle format for channel_idle_time
1331 * 0: first bytes: idle time(ms) 2nd byte: dwell time(ms)
1332 * 1: first bytes: idle time(8ms) 2nd byte: dwell time(8ms)
1333 * 2: dwell time (16us)
1334 */
1335 __le16 channel_idle_time[MT76_CONNAC_SCAN_DONE_EVENT_MAX_CHANNEL_NUM];
1336 /* beacon and probe response count */
1337 u8 beacon_probe_num[MT76_CONNAC_SCAN_DONE_EVENT_MAX_CHANNEL_NUM];
1338 u8 mdrdy_count[MT76_CONNAC_SCAN_DONE_EVENT_MAX_CHANNEL_NUM];
1339 __le32 beacon_2g_num;
1340 __le32 beacon_5g_num;
1341} __packed;
1342
1343struct mt76_connac_sched_scan_req {
1344 u8 version;
1345 u8 seq_num;
1346 u8 stop_on_match;
1347 u8 ssids_num;
1348 u8 match_num;
1349 u8 pad;
1350 __le16 ie_len;
1351 struct mt76_connac_mcu_scan_ssid ssids[MT76_CONNAC_MAX_SCHED_SCAN_SSID];
1352 struct mt76_connac_mcu_scan_match match[MT76_CONNAC_MAX_SCAN_MATCH];
1353 u8 channel_type;
1354 u8 channels_num;
1355 u8 intervals_num;
1356 u8 scan_func; /* MT7663: BIT(0) eable random mac address */
1357 struct mt76_connac_mcu_scan_channel channels[64];
1358 __le16 intervals[MT76_CONNAC_MAX_NUM_SCHED_SCAN_INTERVAL];
1359 union {
1360 struct {
1361 u8 random_mac[ETH_ALEN];
1362 u8 pad2[58];
1363 } mt7663;
1364 struct {
1365 u8 bss_idx;
1366 u8 pad1[3];
1367 __le32 delay;
1368 u8 pad2[12];
1369 u8 random_mac[ETH_ALEN];
1370 u8 pad3[38];
1371 } mt7921;
1372 };
1373} __packed;
1374
1375struct mt76_connac_sched_scan_done {
1376 u8 seq_num;
1377 u8 status; /* 0: ssid found */
1378 __le16 pad;
1379} __packed;
1380
1381struct bss_info_uni_bss_color {
1382 __le16 tag;
1383 __le16 len;
1384 u8 enable;
1385 u8 bss_color;
1386 u8 rsv[2];
1387} __packed;
1388
1389struct bss_info_uni_he {
1390 __le16 tag;
1391 __le16 len;
1392 __le16 he_rts_thres;
1393 u8 he_pe_duration;
1394 u8 su_disable;
1395 __le16 max_nss_mcs[CMD_HE_MCS_BW_NUM];
1396 u8 rsv[2];
1397} __packed;
1398
1399struct mt76_connac_gtk_rekey_tlv {
1400 __le16 tag;
1401 __le16 len;
1402 u8 kek[NL80211_KEK_LEN];
1403 u8 kck[NL80211_KCK_LEN];
1404 u8 replay_ctr[NL80211_REPLAY_CTR_LEN];
1405 u8 rekey_mode; /* 0: rekey offload enable
1406 * 1: rekey offload disable
1407 * 2: rekey update
1408 */
1409 u8 keyid;
1410 u8 option; /* 1: rekey data update without enabling offload */
1411 u8 pad[1];
1412 __le32 proto; /* WPA-RSN-WAPI-OPSN */
1413 __le32 pairwise_cipher;
1414 __le32 group_cipher;
1415 __le32 key_mgmt; /* NONE-PSK-IEEE802.1X */
1416 __le32 mgmt_group_cipher;
1417 u8 reserverd[4];
1418} __packed;
1419
1420#define MT76_CONNAC_WOW_MASK_MAX_LEN 16
1421#define MT76_CONNAC_WOW_PATTEN_MAX_LEN 128
1422
1423struct mt76_connac_wow_pattern_tlv {
1424 __le16 tag;
1425 __le16 len;
1426 u8 index; /* pattern index */
1427 u8 enable; /* 0: disable
1428 * 1: enable
1429 */
1430 u8 data_len; /* pattern length */
1431 u8 pad;
1432 u8 mask[MT76_CONNAC_WOW_MASK_MAX_LEN];
1433 u8 pattern[MT76_CONNAC_WOW_PATTEN_MAX_LEN];
1434 u8 rsv[4];
1435} __packed;
1436
1437struct mt76_connac_wow_ctrl_tlv {
1438 __le16 tag;
1439 __le16 len;
1440 u8 cmd; /* 0x1: PM_WOWLAN_REQ_START
1441 * 0x2: PM_WOWLAN_REQ_STOP
1442 * 0x3: PM_WOWLAN_PARAM_CLEAR
1443 */
1444 u8 trigger; /* 0: NONE
1445 * BIT(0): NL80211_WOWLAN_TRIG_MAGIC_PKT
1446 * BIT(1): NL80211_WOWLAN_TRIG_ANY
1447 * BIT(2): NL80211_WOWLAN_TRIG_DISCONNECT
1448 * BIT(3): NL80211_WOWLAN_TRIG_GTK_REKEY_FAILURE
1449 * BIT(4): BEACON_LOST
1450 * BIT(5): NL80211_WOWLAN_TRIG_NET_DETECT
1451 */
1452 u8 wakeup_hif; /* 0x0: HIF_SDIO
1453 * 0x1: HIF_USB
1454 * 0x2: HIF_PCIE
1455 * 0x3: HIF_GPIO
1456 */
1457 u8 pad;
1458 u8 rsv[4];
1459} __packed;
1460
1461struct mt76_connac_wow_gpio_param_tlv {
1462 __le16 tag;
1463 __le16 len;
1464 u8 gpio_pin;
1465 u8 trigger_lvl;
1466 u8 pad[2];
1467 __le32 gpio_interval;
1468 u8 rsv[4];
1469} __packed;
1470
1471struct mt76_connac_arpns_tlv {
1472 __le16 tag;
1473 __le16 len;
1474 u8 mode;
1475 u8 ips_num;
1476 u8 option;
1477 u8 pad[1];
1478} __packed;
1479
1480struct mt76_connac_suspend_tlv {
1481 __le16 tag;
1482 __le16 len;
1483 u8 enable; /* 0: suspend mode disabled
1484 * 1: suspend mode enabled
1485 */
1486 u8 mdtim; /* LP parameter */
1487 u8 wow_suspend; /* 0: update by origin policy
1488 * 1: update by wow dtim
1489 */
1490 u8 pad[5];
1491} __packed;
1492
1493enum mt76_sta_info_state {
1494 MT76_STA_INFO_STATE_NONE,
1495 MT76_STA_INFO_STATE_AUTH,
1496 MT76_STA_INFO_STATE_ASSOC
1497};
1498
1499struct mt76_sta_cmd_info {
1500 struct ieee80211_sta *sta;
1501 struct mt76_wcid *wcid;
1502
1503 struct ieee80211_vif *vif;
1504
1505 bool offload_fw;
1506 bool enable;
1507 bool newly;
1508 int cmd;
1509 u8 rcpi;
1510 u8 state;
1511};
1512
1513#define MT_SKU_POWER_LIMIT 161
1514
1515struct mt76_connac_sku_tlv {
1516 u8 channel;
1517 s8 pwr_limit[MT_SKU_POWER_LIMIT];
1518} __packed;
1519
1520struct mt76_connac_tx_power_limit_tlv {
1521 /* DW0 - common info*/
1522 u8 ver;
1523 u8 pad0;
1524 __le16 len;
1525 /* DW1 - cmd hint */
1526 u8 n_chan; /* # channel */
1527 u8 band; /* 2.4GHz - 5GHz - 6GHz */
1528 u8 last_msg;
1529 u8 pad1;
1530 /* DW3 */
1531 u8 alpha2[4]; /* regulatory_request.alpha2 */
1532 u8 pad2[32];
1533} __packed;
1534
1535struct mt76_connac_config {
1536 __le16 id;
1537 u8 type;
1538 u8 resp_type;
1539 __le16 data_size;
1540 __le16 resv;
1541 u8 data[320];
1542} __packed;
1543
1544static inline enum mcu_cipher_type
1545mt76_connac_mcu_get_cipher(int cipher)
1546{
1547 switch (cipher) {
1548 case WLAN_CIPHER_SUITE_WEP40:
1549 return MCU_CIPHER_WEP40;
1550 case WLAN_CIPHER_SUITE_WEP104:
1551 return MCU_CIPHER_WEP104;
1552 case WLAN_CIPHER_SUITE_TKIP:
1553 return MCU_CIPHER_TKIP;
1554 case WLAN_CIPHER_SUITE_AES_CMAC:
1555 return MCU_CIPHER_BIP_CMAC_128;
1556 case WLAN_CIPHER_SUITE_CCMP:
1557 return MCU_CIPHER_AES_CCMP;
1558 case WLAN_CIPHER_SUITE_CCMP_256:
1559 return MCU_CIPHER_CCMP_256;
1560 case WLAN_CIPHER_SUITE_GCMP:
1561 return MCU_CIPHER_GCMP;
1562 case WLAN_CIPHER_SUITE_GCMP_256:
1563 return MCU_CIPHER_GCMP_256;
1564 case WLAN_CIPHER_SUITE_SMS4:
1565 return MCU_CIPHER_WAPI;
1566 default:
1567 return MCU_CIPHER_NONE;
1568 }
1569}
1570
1571static inline u32
1572mt76_connac_mcu_gen_dl_mode(struct mt76_dev *dev, u8 feature_set, bool is_wa)
1573{
1574 u32 ret = 0;
1575
1576 ret |= feature_set & FW_FEATURE_SET_ENCRYPT ?
1577 DL_MODE_ENCRYPT | DL_MODE_RESET_SEC_IV : 0;
1578 if (is_mt7921(dev))
1579 ret |= feature_set & FW_FEATURE_ENCRY_MODE ?
1580 DL_CONFIG_ENCRY_MODE_SEL : 0;
1581 ret |= FIELD_PREP(DL_MODE_KEY_IDX,
1582 FIELD_GET(FW_FEATURE_SET_KEY_IDX, feature_set));
1583 ret |= DL_MODE_NEED_RSP;
1584 ret |= is_wa ? DL_MODE_WORKING_PDA_CR4 : 0;
1585
1586 return ret;
1587}
1588
1589#define to_wcid_lo(id) FIELD_GET(GENMASK(7, 0), (u16)id)
1590#define to_wcid_hi(id) FIELD_GET(GENMASK(9, 8), (u16)id)
1591
1592static inline void
1593mt76_connac_mcu_get_wlan_idx(struct mt76_dev *dev, struct mt76_wcid *wcid,
1594 u8 *wlan_idx_lo, u8 *wlan_idx_hi)
1595{
1596 *wlan_idx_hi = 0;
1597
1598 if (!is_connac_v1(dev)) {
1599 *wlan_idx_lo = wcid ? to_wcid_lo(wcid->idx) : 0;
1600 *wlan_idx_hi = wcid ? to_wcid_hi(wcid->idx) : 0;
1601 } else {
1602 *wlan_idx_lo = wcid ? wcid->idx : 0;
1603 }
1604}
1605
1606struct sk_buff *
1607__mt76_connac_mcu_alloc_sta_req(struct mt76_dev *dev, struct mt76_vif *mvif,
1608 struct mt76_wcid *wcid, int len);
1609static inline struct sk_buff *
1610mt76_connac_mcu_alloc_sta_req(struct mt76_dev *dev, struct mt76_vif *mvif,
1611 struct mt76_wcid *wcid)
1612{
1613 return __mt76_connac_mcu_alloc_sta_req(dev, mvif, wcid,
1614 MT76_CONNAC_STA_UPDATE_MAX_SIZE);
1615}
1616
1617struct wtbl_req_hdr *
1618mt76_connac_mcu_alloc_wtbl_req(struct mt76_dev *dev, struct mt76_wcid *wcid,
1619 int cmd, void *sta_wtbl, struct sk_buff **skb);
1620struct tlv *mt76_connac_mcu_add_nested_tlv(struct sk_buff *skb, int tag,
1621 int len, void *sta_ntlv,
1622 void *sta_wtbl);
1623static inline struct tlv *
1624mt76_connac_mcu_add_tlv(struct sk_buff *skb, int tag, int len)
1625{
1626 return mt76_connac_mcu_add_nested_tlv(skb, tag, len, skb->data, NULL);
1627}
1628
1629int mt76_connac_mcu_set_channel_domain(struct mt76_phy *phy);
1630int mt76_connac_mcu_set_vif_ps(struct mt76_dev *dev, struct ieee80211_vif *vif);
1631void mt76_connac_mcu_sta_basic_tlv(struct sk_buff *skb,
1632 struct ieee80211_vif *vif,
1633 struct ieee80211_sta *sta, bool enable,
1634 bool newly);
1635void mt76_connac_mcu_wtbl_generic_tlv(struct mt76_dev *dev, struct sk_buff *skb,
1636 struct ieee80211_vif *vif,
1637 struct ieee80211_sta *sta, void *sta_wtbl,
1638 void *wtbl_tlv);
1639void mt76_connac_mcu_wtbl_hdr_trans_tlv(struct sk_buff *skb,
1640 struct ieee80211_vif *vif,
1641 struct mt76_wcid *wcid,
1642 void *sta_wtbl, void *wtbl_tlv);
1643int mt76_connac_mcu_sta_update_hdr_trans(struct mt76_dev *dev,
1644 struct ieee80211_vif *vif,
1645 struct mt76_wcid *wcid, int cmd);
1646int mt76_connac_mcu_wtbl_update_hdr_trans(struct mt76_dev *dev,
1647 struct ieee80211_vif *vif,
1648 struct ieee80211_sta *sta);
1649u8 mt76_connac_get_phy_mode_v2(struct mt76_phy *mphy, struct ieee80211_vif *vif,
1650 enum nl80211_band band, struct ieee80211_sta *sta);
1651void mt76_connac_mcu_sta_tlv(struct mt76_phy *mphy, struct sk_buff *skb,
1652 struct ieee80211_sta *sta,
1653 struct ieee80211_vif *vif,
1654 u8 rcpi, u8 state);
1655void mt76_connac_mcu_wtbl_ht_tlv(struct mt76_dev *dev, struct sk_buff *skb,
1656 struct ieee80211_sta *sta, void *sta_wtbl,
1657 void *wtbl_tlv, bool ht_ldpc, bool vht_ldpc);
1658void mt76_connac_mcu_wtbl_ba_tlv(struct mt76_dev *dev, struct sk_buff *skb,
1659 struct ieee80211_ampdu_params *params,
1660 bool enable, bool tx, void *sta_wtbl,
1661 void *wtbl_tlv);
1662void mt76_connac_mcu_sta_ba_tlv(struct sk_buff *skb,
1663 struct ieee80211_ampdu_params *params,
1664 bool enable, bool tx);
1665int mt76_connac_mcu_uni_add_dev(struct mt76_phy *phy,
1666 struct ieee80211_vif *vif,
1667 struct mt76_wcid *wcid,
1668 bool enable);
1669int mt76_connac_mcu_sta_ba(struct mt76_dev *dev, struct mt76_vif *mvif,
1670 struct ieee80211_ampdu_params *params,
1671 int cmd, bool enable, bool tx);
1672int mt76_connac_mcu_uni_add_bss(struct mt76_phy *phy,
1673 struct ieee80211_vif *vif,
1674 struct mt76_wcid *wcid,
1675 bool enable);
1676int mt76_connac_mcu_sta_cmd(struct mt76_phy *phy,
1677 struct mt76_sta_cmd_info *info);
1678void mt76_connac_mcu_beacon_loss_iter(void *priv, u8 *mac,
1679 struct ieee80211_vif *vif);
1680int mt76_connac_mcu_set_rts_thresh(struct mt76_dev *dev, u32 val, u8 band);
1681int mt76_connac_mcu_set_mac_enable(struct mt76_dev *dev, int band, bool enable,
1682 bool hdr_trans);
1683int mt76_connac_mcu_init_download(struct mt76_dev *dev, u32 addr, u32 len,
1684 u32 mode);
1685int mt76_connac_mcu_start_patch(struct mt76_dev *dev);
1686int mt76_connac_mcu_patch_sem_ctrl(struct mt76_dev *dev, bool get);
1687int mt76_connac_mcu_start_firmware(struct mt76_dev *dev, u32 addr, u32 option);
1688int mt76_connac_mcu_get_nic_capability(struct mt76_phy *phy);
1689
1690int mt76_connac_mcu_hw_scan(struct mt76_phy *phy, struct ieee80211_vif *vif,
1691 struct ieee80211_scan_request *scan_req);
1692int mt76_connac_mcu_cancel_hw_scan(struct mt76_phy *phy,
1693 struct ieee80211_vif *vif);
1694int mt76_connac_mcu_sched_scan_req(struct mt76_phy *phy,
1695 struct ieee80211_vif *vif,
1696 struct cfg80211_sched_scan_request *sreq);
1697int mt76_connac_mcu_sched_scan_enable(struct mt76_phy *phy,
1698 struct ieee80211_vif *vif,
1699 bool enable);
1700int mt76_connac_mcu_update_arp_filter(struct mt76_dev *dev,
1701 struct mt76_vif *vif,
1702 struct ieee80211_bss_conf *info);
1703int mt76_connac_mcu_update_gtk_rekey(struct ieee80211_hw *hw,
1704 struct ieee80211_vif *vif,
1705 struct cfg80211_gtk_rekey_data *key);
1706int mt76_connac_mcu_set_hif_suspend(struct mt76_dev *dev, bool suspend);
1707void mt76_connac_mcu_set_suspend_iter(void *priv, u8 *mac,
1708 struct ieee80211_vif *vif);
1709int mt76_connac_sta_state_dp(struct mt76_dev *dev,
1710 enum ieee80211_sta_state old_state,
1711 enum ieee80211_sta_state new_state);
1712int mt76_connac_mcu_chip_config(struct mt76_dev *dev);
1713int mt76_connac_mcu_set_deep_sleep(struct mt76_dev *dev, bool enable);
1714void mt76_connac_mcu_coredump_event(struct mt76_dev *dev, struct sk_buff *skb,
1715 struct mt76_connac_coredump *coredump);
1716int mt76_connac_mcu_set_rate_txpower(struct mt76_phy *phy);
1717int mt76_connac_mcu_set_p2p_oppps(struct ieee80211_hw *hw,
1718 struct ieee80211_vif *vif);
1719u32 mt76_connac_mcu_reg_rr(struct mt76_dev *dev, u32 offset);
1720void mt76_connac_mcu_reg_wr(struct mt76_dev *dev, u32 offset, u32 val);
1721
1722const struct ieee80211_sta_he_cap *
1723mt76_connac_get_he_phy_cap(struct mt76_phy *phy, struct ieee80211_vif *vif);
1724u8 mt76_connac_get_phy_mode(struct mt76_phy *phy, struct ieee80211_vif *vif,
1725 enum nl80211_band band, struct ieee80211_sta *sta);
1726
1727int mt76_connac_mcu_add_key(struct mt76_dev *dev, struct ieee80211_vif *vif,
1728 struct mt76_connac_sta_key_conf *sta_key_conf,
1729 struct ieee80211_key_conf *key, int mcu_cmd,
1730 struct mt76_wcid *wcid, enum set_key_cmd cmd);
1731
1732void mt76_connac_mcu_bss_ext_tlv(struct sk_buff *skb, struct mt76_vif *mvif);
1733void mt76_connac_mcu_bss_omac_tlv(struct sk_buff *skb,
1734 struct ieee80211_vif *vif);
1735int mt76_connac_mcu_bss_basic_tlv(struct sk_buff *skb,
1736 struct ieee80211_vif *vif,
1737 struct ieee80211_sta *sta,
1738 struct mt76_phy *phy, u16 wlan_idx,
1739 bool enable);
1740void mt76_connac_mcu_sta_uapsd(struct sk_buff *skb, struct ieee80211_vif *vif,
1741 struct ieee80211_sta *sta);
1742void mt76_connac_mcu_wtbl_smps_tlv(struct sk_buff *skb,
1743 struct ieee80211_sta *sta,
1744 void *sta_wtbl, void *wtbl_tlv);
1745int mt76_connac_mcu_set_pm(struct mt76_dev *dev, int band, int enter);
1746int mt76_connac_mcu_restart(struct mt76_dev *dev);
1747int mt76_connac_mcu_rdd_cmd(struct mt76_dev *dev, int cmd, u8 index,
1748 u8 rx_sel, u8 val);
1749#endif /* __MT76_CONNAC_MCU_H */