blob: 32ae8ea00d8e3c31c4d7975e62b901379da809c4 [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001// SPDX-License-Identifier: GPL-2.0+
2#include <linux/bitfield.h>
3#include <linux/firmware.h>
4#include <linux/module.h>
5#include <linux/nvmem-consumer.h>
6#include <linux/of_address.h>
7#include <linux/of_platform.h>
developeraec59ea2023-04-10 16:58:03 +08008#include <linux/pinctrl/consumer.h>
developer2cdaeb12022-10-04 20:25:05 +08009#include <linux/phy.h>
10
11#define MEDAITEK_2P5GE_PHY_DMB_FW "mediatek-2p5ge-phy-dmb.bin"
12#define MEDIATEK_2P5GE_PHY_PMB_FW "mediatek-2p5ge-phy-pmb.bin"
13
14#define MD32_EN_CFG 0x18
15#define MD32_EN BIT(0)
16
developer284cd6e2022-12-15 22:19:39 +080017#define BASE100T_STATUS_EXTEND (0x10)
18#define BASE1000T_STATUS_EXTEND (0x11)
19#define EXTEND_CTRL_AND_STATUS (0x16)
20
developere7f61612022-12-30 11:34:52 +080021#define PHY_AUX_CTRL_STATUS (0x1d)
22#define PHY_AUX_DPX_MASK GENMASK(5, 5)
23#define PHY_AUX_SPEED_MASK GENMASK(4, 2)
24
developer5c0c0622023-04-12 11:51:08 +080025/* Registers on MDIO_MMD_VEND1 */
26#define MTK_PHY_LINK_STATUS_MISC (0xa2)
27#define MTK_PHY_FDX_ENABLE BIT(5)
28
developeraec59ea2023-04-10 16:58:03 +080029/* Registers on MDIO_MMD_VEND2 */
30#define MTK_PHY_LED0_ON_CTRL (0x24)
31#define MTK_PHY_LED0_POLARITY BIT(14)
32
developere7f61612022-12-30 11:34:52 +080033enum {
34 PHY_AUX_SPD_10 = 0,
35 PHY_AUX_SPD_100,
36 PHY_AUX_SPD_1000,
37 PHY_AUX_SPD_2500,
38};
39
developeraec59ea2023-04-10 16:58:03 +080040static int mt798x_2p5ge_phy_probe(struct phy_device *phydev)
41{
42 struct pinctrl *pinctrl;
43
44 phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
45 MTK_PHY_LED0_POLARITY);
46
47 pinctrl = devm_pinctrl_get_select_default(&phydev->mdio.dev);
48 if (IS_ERR(pinctrl)) {
49 dev_err(&phydev->mdio.dev, "Fail to set LED pins!\n");
50 return PTR_ERR(pinctrl);
51 }
52
53 return 0;
54}
55
developer2cdaeb12022-10-04 20:25:05 +080056static int mt798x_2p5ge_phy_config_init(struct phy_device *phydev)
57{
58 int ret;
59 int i;
60 const struct firmware *fw;
61 struct device *dev = &phydev->mdio.dev;
62 struct device_node *np;
63 void __iomem *dmb_addr;
64 void __iomem *pmb_addr;
65 void __iomem *mcucsr_base;
66 u16 reg;
67
68 np = of_find_compatible_node(NULL, NULL, "mediatek,2p5gphy-fw");
69 if (!np)
70 return -ENOENT;
71
72 dmb_addr = of_iomap(np, 0);
73 if (!dmb_addr)
74 return -ENOMEM;
75 pmb_addr = of_iomap(np, 1);
76 if (!pmb_addr)
77 return -ENOMEM;
78 mcucsr_base = of_iomap(np, 2);
79 if (!mcucsr_base)
80 return -ENOMEM;
81
82 ret = request_firmware(&fw, MEDAITEK_2P5GE_PHY_DMB_FW, dev);
83 if (ret) {
84 dev_err(dev, "failed to load firmware: %s, ret: %d\n",
85 MEDAITEK_2P5GE_PHY_DMB_FW, ret);
86 return ret;
87 }
88 for (i = 0; i < fw->size - 1; i += 4)
89 writel(*((uint32_t *)(fw->data + i)), dmb_addr + i);
90 release_firmware(fw);
91
92 ret = request_firmware(&fw, MEDIATEK_2P5GE_PHY_PMB_FW, dev);
93 if (ret) {
94 dev_err(dev, "failed to load firmware: %s, ret: %d\n",
95 MEDIATEK_2P5GE_PHY_PMB_FW, ret);
96 return ret;
97 }
98 for (i = 0; i < fw->size - 1; i += 4)
99 writel(*((uint32_t *)(fw->data + i)), pmb_addr + i);
100 release_firmware(fw);
101
102 reg = readw(mcucsr_base + MD32_EN_CFG);
103 writew(reg | MD32_EN, mcucsr_base + MD32_EN_CFG);
104 dev_info(dev, "Firmware loading/trigger ok.\n");
105
106 return 0;
107}
108
developer1302b252022-12-30 19:04:55 +0800109static int mt798x_2p5ge_phy_config_aneg(struct phy_device *phydev)
110{
111 bool changed = false;
112 u32 adv;
113 int ret;
114
115 if (phydev->autoneg == AUTONEG_DISABLE) {
116 /* Configure half duplex with genphy_setup_forced,
117 * because genphy_c45_pma_setup_forced does not support.
118 */
119 return phydev->duplex != DUPLEX_FULL
120 ? genphy_setup_forced(phydev)
121 : genphy_c45_pma_setup_forced(phydev);
122 }
123
124 ret = genphy_c45_an_config_aneg(phydev);
125 if (ret < 0)
126 return ret;
127 if (ret > 0)
128 changed = true;
129
130 adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
131 ret = phy_modify_changed(phydev, MII_CTRL1000,
132 ADVERTISE_1000FULL | ADVERTISE_1000HALF,
133 adv);
134 if (ret < 0)
135 return ret;
136 if (ret > 0)
137 changed = true;
138
139 return genphy_c45_check_and_restart_aneg(phydev, changed);
140}
141
developer2cdaeb12022-10-04 20:25:05 +0800142static int mt798x_2p5ge_phy_get_features(struct phy_device *phydev)
143{
144 int ret;
145
146 ret = genphy_read_abilities(phydev);
147 if (ret)
148 return ret;
149
developerd4abc8c2022-10-28 10:45:36 +0800150 /* We don't support HDX at MAC layer on mt798x.
151 * So mask phy's HDX capabilities, too.
152 */
153 linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
developer2cdaeb12022-10-04 20:25:05 +0800154 phydev->supported);
155 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
156 phydev->supported);
157 linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
158 phydev->supported);
159 linkmode_set_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
160 phydev->supported);
161 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
162
163 return 0;
164}
165
developer284cd6e2022-12-15 22:19:39 +0800166static int mt798x_2p5ge_phy_read_status(struct phy_device *phydev)
167{
168 int ret;
developer284cd6e2022-12-15 22:19:39 +0800169
developere7f61612022-12-30 11:34:52 +0800170 ret = genphy_update_link(phydev);
171 if (ret)
172 return ret;
developer284cd6e2022-12-15 22:19:39 +0800173
developere7f61612022-12-30 11:34:52 +0800174 phydev->speed = SPEED_UNKNOWN;
175 phydev->duplex = DUPLEX_UNKNOWN;
176 phydev->pause = 0;
177 phydev->asym_pause = 0;
developer284cd6e2022-12-15 22:19:39 +0800178
developere7f61612022-12-30 11:34:52 +0800179 if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) {
180 ret = genphy_c45_read_lpa(phydev);
181 if (ret < 0)
182 return ret;
183
184 /* Read the link partner's 1G advertisement */
185 ret = phy_read(phydev, MII_STAT1000);
186 if (ret < 0)
187 return ret;
188 mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, ret);
189 } else if (phydev->autoneg == AUTONEG_DISABLE) {
190 linkmode_zero(phydev->lp_advertising);
developer284cd6e2022-12-15 22:19:39 +0800191 }
192
developere7f61612022-12-30 11:34:52 +0800193 ret = phy_read(phydev, PHY_AUX_CTRL_STATUS);
194 if (ret < 0)
195 return ret;
196
developere7f61612022-12-30 11:34:52 +0800197 switch (FIELD_GET(PHY_AUX_SPEED_MASK, ret)) {
198 case PHY_AUX_SPD_10:
developer284cd6e2022-12-15 22:19:39 +0800199 phydev->speed = SPEED_10;
developere7f61612022-12-30 11:34:52 +0800200 break;
201 case PHY_AUX_SPD_100:
202 phydev->speed = SPEED_100;
203 break;
204 case PHY_AUX_SPD_1000:
205 phydev->speed = SPEED_1000;
206 break;
207 case PHY_AUX_SPD_2500:
208 phydev->speed = SPEED_2500;
developere7f61612022-12-30 11:34:52 +0800209 break;
developer284cd6e2022-12-15 22:19:39 +0800210 }
211
developer5c0c0622023-04-12 11:51:08 +0800212 ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LINK_STATUS_MISC);
213 if (ret < 0)
214 return ret;
215 phydev->duplex = (ret & MTK_PHY_FDX_ENABLE) ? DUPLEX_FULL : DUPLEX_HALF;
216
developere7f61612022-12-30 11:34:52 +0800217 return 0;
developer284cd6e2022-12-15 22:19:39 +0800218}
219
developer2cdaeb12022-10-04 20:25:05 +0800220static struct phy_driver mtk_gephy_driver[] = {
221 {
222 PHY_ID_MATCH_EXACT(0x00339c11),
223 .name = "MediaTek MT798x 2.5GbE PHY",
developeraec59ea2023-04-10 16:58:03 +0800224 .probe = mt798x_2p5ge_phy_probe,
developer2cdaeb12022-10-04 20:25:05 +0800225 .config_init = mt798x_2p5ge_phy_config_init,
developer1302b252022-12-30 19:04:55 +0800226 .config_aneg = mt798x_2p5ge_phy_config_aneg,
developer2cdaeb12022-10-04 20:25:05 +0800227 .get_features = mt798x_2p5ge_phy_get_features,
developer284cd6e2022-12-15 22:19:39 +0800228 .read_status = mt798x_2p5ge_phy_read_status,
developer2cdaeb12022-10-04 20:25:05 +0800229 //.config_intr = genphy_no_config_intr,
230 //.handle_interrupt = genphy_no_ack_interrupt,
231 //.suspend = genphy_suspend,
232 //.resume = genphy_resume,
233 },
234};
235
236module_phy_driver(mtk_gephy_driver);
237
238static struct mdio_device_id __maybe_unused mtk_2p5ge_phy_tbl[] = {
239 { PHY_ID_MATCH_VENDOR(0x00339c00) },
240 { }
241};
242
243MODULE_DESCRIPTION("MediaTek 2.5Gb Ethernet PHY driver");
244MODULE_AUTHOR("SkyLake Huang <SkyLake.Huang@mediatek.com>");
245MODULE_LICENSE("GPL");
246
247MODULE_DEVICE_TABLE(mdio, mtk_2p5ge_phy_tbl);